

# Ultra-small 28.5 m $\Omega$ , 1.0 A Load Switch with Discharge

#### **General Description**

The SLG59M1557V is designed for load switching applications with ultra low quiescent current. The part comes with one 28.5 m $\Omega$  1.0 A rated P-channel MOSFET controlled by a single ON control pin. The product is packaged in an ultra-small 1.0 x 1.0 mm package.

#### **Features**

- One 1.0 A MOSFET
- · Ultra Low Quiescent Current
- Low RDSON
  - 28.5 mΩ @ 5.0 V
  - 36.4 mΩ @ 3.3 V
  - 44.3 mΩ @ 2.5 V
  - 60.8 mΩ @ 1.8 V
  - 77.6 m $\Omega$  @ 1.5 V
- V<sub>IN</sub> = 1.5 V to 5.5 V
- Integrated Discharge Resistor
- Pb-Free / Halogen-Free / RoHS compliant
- STDFN 4L, 1.0 x 1.0 x 0.55 mm

#### **Pin Configuration**



**4-pin STDFN** (Top View)

#### **Block Diagram**





# **SLG59M1557V**

# **Pin Description**

| Pin# | Pin Name | Туре   | Pin Description     |
|------|----------|--------|---------------------|
| 1    | ON       | Input  | Turns on MOSFET.    |
| 2    | VIN      | MOSFET | Power MOSFET input  |
| 3    | VOUT     | MOSFET | Power MOSFET output |
| 4    | GND      | GND    | Ground              |

# **Ordering Information**

| Part Number   | Туре                     | Production Flow             |
|---------------|--------------------------|-----------------------------|
| SLG59M1557V   | STDFN 4L                 | Industrial, -40 °C to 85 °C |
| SLG59M1557VTR | STDFN 4L (Tape and Reel) | Industrial, -40 °C to 85 °C |

000-0059M1557-104 Page 2 of 10



#### **Absolute Maximum Ratings**

| Parameter                | Description                       | Conditions                               | Min. | Тур. | Max. | Unit |
|--------------------------|-----------------------------------|------------------------------------------|------|------|------|------|
| V <sub>IN</sub>          | Power Supply                      |                                          |      |      | 6    | V    |
| T <sub>S</sub>           | Storage Temperature               |                                          | -65  |      | 140  | °C   |
| ESD <sub>HBM</sub>       | ESD Protection                    | Human Body Model                         | 2000 |      |      | V    |
| W <sub>DIS</sub>         | Package Power Dissipation         |                                          |      | -    | 0.5  | W    |
| MOSFET IDS <sub>PK</sub> | Peak Current from Drain to Source | For no more than 1 ms with 1% duty cycle |      |      | 1.5  | Α    |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Electrical Characteristics**

 $T_A$  = -40 °C to 85 °C (unless otherwise stated)

| Parameter             | 1 1 1 1 1                                                     |                                                                                                                | Min. | Тур. | Max. | Unit |
|-----------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>IN</sub>       | Power Supply Voltage                                          | -40 °C to 85 °C                                                                                                | 1.5  |      | 5.5  | V    |
|                       | Power Supply Current (PIN 2)                                  | when OFF, V <sub>IN</sub> = 5.5 V, No load                                                                     |      | 0.02 | 1    | μΑ   |
| I <sub>DD</sub>       | Power Supply Current (PIN 2)                                  | when ON = V <sub>IN</sub> , No load                                                                            |      |      |      | μΑ   |
| I <sub>ON_LKG</sub>   | ON Pin Input Leakage                                          |                                                                                                                |      |      | 0.1  | μΑ   |
| 'ON_LKG               |                                                               | @ 5.5 V, 100 mA                                                                                                |      | 28.5 | 32.0 | mΩ   |
|                       | 0 5 0                                                         | @ 3.3 V, 100 mA                                                                                                |      | 36.4 | 40.0 | mΩ   |
| RDS <sub>ON</sub>     | Static Drain to Source<br>ON Resistance @ T <sub>A</sub> 25°C | @ 2.5 V, 100 mA                                                                                                |      | 44.3 | 49.0 | mΩ   |
|                       | CTT TOOLSTAINS & TA 20 0                                      | @ 1.8 V, 100 mA                                                                                                |      | 60.8 | 65.0 | mΩ   |
|                       |                                                               | @ 1.5 V, 100 mA                                                                                                |      | 77.6 | 82.0 | mΩ   |
| RDS <sub>ON</sub>     |                                                               | @ 5.5 V, 100 mA                                                                                                |      | 34.0 | 36.0 | mΩ   |
|                       |                                                               | @ 3.3 V, 100 mA                                                                                                |      | 43.8 | 46.0 | mΩ   |
|                       | Static Drain to Source<br>ON Resistance @ T <sub>A</sub> 85°C | @ 2.5 V, 100 mA                                                                                                |      | 53.3 | 56.0 | mΩ   |
|                       | CN resistance & 1 <sub>A</sub> co c                           | @ 1.8 V, 100 mA                                                                                                |      | 72.2 | 76.0 | mΩ   |
|                       |                                                               | @ 1.5 V, 100 mA                                                                                                |      | 90.7 | 94.0 | mΩ   |
| IDS                   | Operating Current                                             | V <sub>IN</sub> = 1.5 V to 5.5 V                                                                               |      |      | 1.0  | Α    |
|                       |                                                               | 50% ON to Ramp Begin $V_{IN}$ = 5 V, VOUT_Cap = 0.1 μF, $R_L$ = 10 $\Omega$                                    |      | 15   | 27   | μs   |
| T <sub>ON_Delay</sub> | ON pin Delay Time                                             | 50% ON to Ramp Begin $V_{IN}$ = 3.3 V, VOUT_Cap = 0.1 μF, $R_L$ = 10 $\Omega$                                  | 17   | 31   | 40   | μs   |
|                       |                                                               | 50% ON to Ramp Begin $V_{IN}$ = 1.5 V, VOUT_Cap = 0.1 μF, $R_L$ = 10 $\Omega$                                  | 44   | 69   | 96   | μs   |
| T <sub>Total_ON</sub> |                                                               | 50% ON to 90% VOUT $V_{IN}$ = 5 V, VOUT_Cap = 0.1 μF, $R_L$ = 10 $\Omega$                                      | 114  | 122  | 134  | μs   |
|                       | Total Turn On Time                                            | 50% ON to 90% VOUT $V_{\text{IN}} = 3.3 \text{ V, VOUT\_Cap} = 0.1 \ \mu\text{F,} \\ R_{\text{L}} = 10 \Omega$ | 146  | 156  | 176  | μs   |
|                       |                                                               | 50% ON to 90% VOUT $V_{IN}$ = 1.5 V, VOUT_Cap = 0.1 μF, $R_I$ = 10 $\Omega$                                    | 292  | 332  | 399  | μs   |

000-0059M1557-104 Page 3 of 10



# **SLG59M1557V**

T<sub>A</sub> = -40 °C to 85 °C (unless otherwise stated)

| Parameter              | Description                 | Conditions                                                                         | Min. | Тур. | Max.     | Unit |
|------------------------|-----------------------------|------------------------------------------------------------------------------------|------|------|----------|------|
|                        |                             | 10% VOUT to 90% VOUT $V_{IN}$ = 5.0 V, VOUT_Cap = 0.1 μF, $R_L$ = 10 $\Omega$      | 92   | 97   | 107      | μs   |
| T <sub>RISE</sub>      | Rise Time                   | 10% VOUT to 90% VOUT $V_{IN}$ = 3.3 V, VOUT_Cap = 0.1 $\mu$ F, $R_L$ = 10 $\Omega$ | 116  | 120  | 131      | μs   |
|                        |                             | 10% VOUT to 90% VOUT $V_{IN}$ = 1.5 V, VOUT_Cap = 0.1 $\mu$ F, $R_L$ = 10 $\Omega$ | 228  | 253  | 296      | μs   |
| R <sub>DIS</sub>       | Discharge Resistance        | V <sub>IN</sub> = 1.5 V to 5.5 V, V <sub>OUT</sub> = 0.4 V<br>Input Bias           | 65   | 80   | 400      | Ω    |
| ON_V <sub>IH</sub>     | Initial Turn On Voltage     |                                                                                    | 0.85 |      | $V_{IN}$ | V    |
| ON_V <sub>IL</sub>     | Low Input Voltage on ON pin |                                                                                    | -0.3 | 0    | 0.3      | V    |
| T <sub>Delay_OFF</sub> | OFF Delay Time              | 50% ON to $V_{OUT}$ Fall, $V_{IN}$ = 5 V, $R_L$ =10 $\Omega$ , no $C_L$            | 6.2  | 6.5  | 7.0      | μs   |

000-0059M1557-104 Page 4 of 10



VIN vs. Max IDS, Safe Operation Area



 $\mathbf{T}_{\text{Total\_ON}}, \mathbf{T}_{\text{ON\_Delay}}$  and Slew Rate Measurement



000-0059M1557-104 Page 5 of 10



#### SLG59M1557V Power-Up/Power-Down Sequence Considerations

A nominal power-up sequence is to apply VIN and toggle the ON pin LOW-to-HIGH after VIN is at least 90% of its final value. A nominal power-down sequence is the power-up sequence in reverse order. If VIN ramp is too fast, a voltage glitch may appear on the output pin at VOUT. To prevent glitches at the output, it is recommended to connect at least 0.1uF capacitor from the VOUT pin to GND and to keep the VIN ramp time less than 2 ms.

#### SLG59M1557V Layout Suggestion



Note: All dimensions shown in micrometers (μm)

000-0059M1557-104 Page 6 of 10



#### **Package Top Marking System Definition**



NN -Part Serial Number Field Line 1 where each "N" character can be A-Z and 0-9

+ - Part Serial Number Field Line 2 where "+" character can be +, -, =, or blank

000-0059M1557-104 Page 7 of 10



### **Package Drawing and Dimensions**

# 4 Lead STDFN Package 1.0 x 1.0 mm



# Unit: mm

| Symbol | Min   | Nom.     | Max   | Symbol | Min  | Nom.    | Max  |
|--------|-------|----------|-------|--------|------|---------|------|
| Α      | 0.50  | 0.55     | 0.60  | D      | 0.95 | 1.00    | 1.05 |
| A1     | 0.005 | -        | 0.060 | Е      | 0.95 | 1.00    | 1.05 |
| A2     | 0.10  | 0.15     | 0.20  | L      | 0.35 | 0.40    | 0.45 |
| b      | 0.15  | 0.20     | 0.25  | S      | (    | 0.2 REF |      |
| е      | (     | 0.40 BSC | ,     |        |      |         |      |

000-0059M1557-104 Page 8 of 10



#### **Tape and Reel Specifications**

| Bookogo                               | # of         | Nominal Max Units    |          | Reel &  | Leader (min)     |         | Trailer (min)  |         | Tape           | Part          |               |
|---------------------------------------|--------------|----------------------|----------|---------|------------------|---------|----------------|---------|----------------|---------------|---------------|
| Package<br>Type                       | # OI<br>Pins | Package Size<br>[mm] | per Reel | per Box | Hub Size<br>[mm] | Pockets | Length<br>[mm] | Pockets | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] |
| STDFN 4L<br>1x1mm<br>0.4P FC<br>Green | 4            | 1.0 x 1.0 x 0.55     | 8000     | 8000    | 178 / 60         | 200     | 400            | 200     | 400            | 8             | 2             |

# **Carrier Tape Drawing and Dimensions**

| Package<br>Type                    | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge |     | Tape Width |
|------------------------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----|------------|
|                                    | A0                  | В0                 | K0              | P0                  | P1              | D0                     | E                             | F   | W          |
| STDFN 4L<br>1x1mm 0.4P<br>FC Green |                     | 1.16               | 0.63            | 4                   | 2               | 1.5                    | 1.75                          | 3.5 | 8          |



# **Recommended Reflow Soldering Profile**

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 0.55 mm<sup>3</sup> (nominal). More information can be found at www.jedec.org.

000-0059M1557-104 Page 9 of 10





# **Revision History**

| Date       | Version                                                                                                                                                                                                             | Change                                       |  |  |  |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--|--|--|
| 2/4/2022   | 1.04                                                                                                                                                                                                                | Updated Company name and logo<br>Fixed typos |  |  |  |
| 11/14/2017 | 1.03                                                                                                                                                                                                                | Updated Package Marking Definition           |  |  |  |
| 6/22/2016  | Added section on Power Up/Down Sequence Considerations 6/22/2016 1.02 Added section on Power Up/Down Sequence Considerations Removed IDS_lkg parameter (same as IDD when OFF) Updated Recommended Layout suggestion |                                              |  |  |  |
| 9/11/2015  | 1.01                                                                                                                                                                                                                | Updated IDD and Tdelay_ON                    |  |  |  |

000-0059M1557-104 Page 10 of 10

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/