

## Smart Integrated Matrix LED Driver with Touch Key Controller

### **GENERAL DESCRIPTION**

IS31FL3800 is an ultra-low power, fully integrated 18x4 matrix LED driver with a touch key controller. It is designed with an easy to use GUI for touch key tuning and GPIO configuration. The application of IS31FL3800 requires the presence of a host MCU with an I2C master, to poll the status and control the LED drivers. Each LED in the matrix can be dimmed individually with 8-bit PWM data and 8-bit DC scaling (Color Calibration) data. This allows 256 steps of linear PWM dimming and 256 steps of adjustable DC current level. Additionally, each LED's open/short state can be detected. The host MCU can poll for the open/short information stored in the Open/Short Registers.

An eleven-channel capacitive touch controller is integrated with on-chip calibration logic which continuously monitors the environment and automatically adjusts the threshold levels to prevent false triggers. An on-chip I<sup>2</sup>C slave controller with 400kHz capability and programmable slave addresses serves as the communication port for the host MCU. An interrupt, INTB, can be configured so it is generated when a trigger event (touched or released) occurs. Trigger or clear condition can be configured by setting the interrupt register.

IS31FL3800 is available in RoHS compliant package QFN-60 (7mm×7mm). It operates from 2.7V to 5.5V over the temperature range of -40°C to +105°C.

### **FEATURES**

- Matrix LED Driver
  - 18 current sinks
  - 2.7 to 5.5V LED driver supply (VCC)
  - Support 18×n (n=1~4) LED matrix configurations
  - Individual 256 PWM control steps
  - Individual 256 DC current steps
  - Global 256 current steps
  - Programmable H/L logic: 1.4V/0.4V, 2.4V/0.6V
  - 29kHz PWM frequency
  - State lookup registers
  - Individual open and short error detect function
  - 180 degree phase delay operation to reduce power noise
- Capacitive Touch Sensor
  - Capacitive touch controller with readable key value through shared GPIO
  - Individual sensitivity threshold setting for each touch key
  - Optional multiple-key function
  - Press and hold function
  - Automatic calibration
  - Individual key calibration
  - Interrupt output with auto-clear and repeating
  - Auto sleep mode for extremely low power
- Key wake up from sleep mode
- 400kHz fast-mode I<sup>2</sup>C interface
- Operating temperature between -40°C ~ +105°C
- QFN-60 package

### **APPLICATIONS**

- Home appliance touch control keys
- Industrial applications
- Gaming devices
- IoT devices



### **BLOCK DIAGRAM**



Block Diagram of IS31FL3800



### PACKAGE TYPE





### PIN CONFIGURATION

| No.                                           | Pin            | Description                                                                                                                                                                                                                 |
|-----------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                             | ISET           | An external resistor to ground is required for setting the LED current                                                                                                                                                      |
| 2-10, 12-20                                   | CS1-CS18       | Current sinks for LED matrix                                                                                                                                                                                                |
| 11,60,21,24,27,30,33,34<br>,41,44,45,46,47,48 | VSS            | Ground connection                                                                                                                                                                                                           |
| 22, 50                                        | VDD            | Power supply. Typical decoupling capacitors of 0.1uF and 10uF should be connected between VDD and VSS                                                                                                                       |
| 23                                            | INTB           | Interrupt output, active low.                                                                                                                                                                                               |
| 25                                            | AD             | I2C address setting.                                                                                                                                                                                                        |
| 26,28,29,31,32,37,38,39<br>,40,42,43          | KEY0-<br>KEY10 | Input sense channel 0 -10. Can be programmed as GPIOs.                                                                                                                                                                      |
| 35                                            | SDA            | I2C data, need to pull up with 4.7K resistor                                                                                                                                                                                |
| 36                                            | SCL            | I2C clock, need to pull up with 4.7K resistor                                                                                                                                                                               |
| 49                                            | VDDC           | Internal regulator output around 1.8V. Typical decoupling capacitors of 0.1uF and 10uF should be connected between VDDC and VSS                                                                                             |
| 51                                            | RSTN           | Low active. A resistor to VDD and a capacitor to VSS are typically connected.<br>RSTN is pulled low when LVR occurs. The threshold of RSTN is set at 0.3VDD. RSTN is also used for special test mode and writer mode entry. |
| 52                                            | Cref           | External capacitor must be connected for touch key controller.                                                                                                                                                              |
| 53-56                                         | SW1-SW4        | Power SW.                                                                                                                                                                                                                   |
| 57-59                                         | VCC            | Supply of LED power switch.                                                                                                                                                                                                 |



### **ORDERING INFORMATION**

Industrial Range: -40°C to +105°C

| Order Part No.      | Package           | QTY  |
|---------------------|-------------------|------|
| IS31FL3800-QFLS3-TR | QFN-60, Lead-free | 2500 |

Copyright © 2020 Lumissil Microsystems. All rights reserved. Lumissil Microsystems reserves the right to make changes to this specification and its products at any time without notice. Lumissil Microsystems assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

Lumissil Microsystems does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Lumissil Microsystems receives written assurance to its satisfaction, that:

a.) the risk of injury or damage has been minimized;

b.) the user assume all such risks; and

c.) potential liability of Lumissil Microsystems is adequately protected under the circumstances



### **TYPICAL APPLICATION CIRCUIT (QFN-60)**



Figure 1 Typical Application Circuit (QFN-60)

Note 1: The chip should be placed far away from the noise points in order to prevent the EMI.

Note 2: The  $R_S$  and  $C_S$  should place as close to the chip as possible to reduce EMI.

Note 3: The 20R or 51R resistors between LED and the chip are only for thermal reduction. For mono red LED, if Vcc=3.3V, these resistors are not required.



### 1. DETAILED DESCRIPTION

### 1.1 IS31FL3800 GUI

IS31FL3800 GUI is a windows-based Integrated Design Environment (IDE). User can use it to develop touch key applications without firmware coding. With the GUI user can design the touch key system easily. With the GUI you can:

- 1. Monitor the Key value
- 2. Set touch threshold and enable keys
- 3. Switch the operating modes
- 4. Tune System parameters
- 5. Set LED and GPIO parameters
- 6. LED demo
- 7. Set Slider Electrodes



| Export/Import Write Parameters                                                    | GRAPH DEMO SLIDER 12C Communication                                                                          | Firmware Version<br>V1.0.0                                                   | Software Version<br>V1.0                                                                            | PartNumber AD Select Connect Status<br>FL3800 1/3 VDD v select Connect Status                                                                                                  |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX_DURATION_TIME_SET<br>MAX_DUR_TIME_ENABLE<br>MAX_DURATION_TIME:<br>12  s       | MULTI-KEY_SELECTION:                                                                                         | AUTO_SLEEP_SE<br>AUTO_SLEEP_<br>AUTO_SLEEP_<br>OSCILLATOR_D                  | P_ENABLE<br>FIME: 12 v s                                                                            | SCAN_SETTING<br>REFSEL: 1.8V ~<br>REF CAPACITOR CHARGING VOL TH: 0.9V<br>REF CAPACITOR DISCHARGE VOL TO 0 TIME SET.                                                            |
| AUTO_CLAER_INT_SET<br>AUTO_CLEAR_INT_ENABLE<br>AUTO_CLEAR_INT_TIME:<br>10 ms      | INT_REPEAT_SET<br>INT_MODE_SELECT<br>INT_MODE_0<br>INT_MODE_1<br>INT_REPEAT_TIME:<br>Disabled v ms           | ✓ KEY0<br>✓ KEY1<br>✓ KEY2<br>✓ KEY3<br>✓ KEY3<br>✓ KEY4<br>○ KEY5<br>○ KEY6 | KEY8           KEY9           KEY10           KEY11           KEY12           KEY13           KEY14 | 64 ✓ us         SCANNING_FREQUENCY_SET         FIRST SCAN FRE SET:         2 ✓ MHZ         SECOND SCAN FRE SET:         1 ✓ MHZ         THIRD SCAN FRE SET:         0.89 ✓ MHZ |
| SPREAD_SPECTRUM_SET                                                               | MULTI_PRESS_TIME:                                                                                            | WAKE_THRESH                                                                  | IOLD_SET: 5                                                                                         | THIRD SCAN FRE SET: $0.89 \checkmark$ MHZ<br>FOURTH SCAN FRE SET: $0.67 \lor$ MHZ                                                                                              |
| SPREAD_SPECTRUM_<br>SWEEP_RATE:<br>0 ~<br>SPREAD_SPECTRUM_<br>AMPLITUDE<br>+/-4 ~ | CALIB_SET<br>CALIB_SAMPLE_CNT: 16 ~<br>NEG_DELTA_CNT: 4 ~<br>NEG_DELTA_TH: -10 ~<br>N_CAL_NEG_TH: Disabled ~ | SAMPLE_AVERAGE<br>SAMPLE_CNT_S<br>SAMPLE_TIME_S<br>CYCLE_DELAY_1             | ET: 3 ~<br>ET: 2 ~                                                                                  | ms LUMISSIL<br>MICROSYSTEMS                                                                                                                                                    |



|                | Write Parameters To | Flash                                                           |                                                              | Firmware Version                             | Software Version                                                                                         | Paruvamber           | AD Select            |        | Connect Status |
|----------------|---------------------|-----------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------|----------------------|--------|----------------|
|                |                     |                                                                 | SLIDER I2C Communication                                     | V1.0.0                                       | V1.0                                                                                                     | FL3800               | 1/3 VDD •            | select | Connect        |
| KLI V          | AKIAHON             | OKAIN DEMO                                                      | LEDER 12C Communication                                      |                                              |                                                                                                          |                      |                      |        |                |
|                |                     |                                                                 |                                                              |                                              |                                                                                                          |                      |                      |        |                |
|                |                     | Touch Key                                                       | GPIO(high)                                                   | GPIO(low)                                    | Slider1(Open-end)                                                                                        | $\sim$               | AD                   | INTB   |                |
|                | Key0                | $\checkmark$                                                    |                                                              |                                              |                                                                                                          |                      |                      |        |                |
|                | Key1                |                                                                 | $\square$                                                    |                                              |                                                                                                          |                      |                      |        |                |
|                | Key2                | $\checkmark$                                                    |                                                              |                                              |                                                                                                          |                      |                      |        |                |
|                | КеуЗ                | $\checkmark$                                                    |                                                              |                                              |                                                                                                          |                      |                      |        |                |
|                | Key4                |                                                                 |                                                              | ⊴ 5                                          |                                                                                                          |                      |                      |        |                |
|                | Key5                |                                                                 |                                                              |                                              | $\checkmark$                                                                                             |                      |                      |        |                |
|                | Key6                |                                                                 |                                                              |                                              | $\checkmark$                                                                                             |                      |                      |        |                |
| <b>N</b>       | Key7                |                                                                 |                                                              |                                              | $\checkmark$                                                                                             |                      |                      |        | 4              |
| $\mathbf{N}$   | Key8                |                                                                 |                                                              |                                              | $\checkmark$                                                                                             |                      |                      |        |                |
|                | Key9                |                                                                 |                                                              |                                              | $\checkmark$                                                                                             |                      |                      |        |                |
|                | Key10               |                                                                 |                                                              |                                              | $\checkmark$                                                                                             |                      |                      |        |                |
|                | Key11/AD            |                                                                 |                                                              |                                              |                                                                                                          |                      | $\checkmark$         |        |                |
|                | Key12/INTB          |                                                                 |                                                              |                                              |                                                                                                          |                      |                      |        |                |
| FL3800 GUI     |                     |                                                                 |                                                              |                                              |                                                                                                          |                      | 1D S Lot             | -      |                |
| port/Import \  | Write Parameters To |                                                                 | LIDER I2C Communication                                      | Firmware Version<br>V1.0.0                   | Software Version<br>V1.0                                                                                 | PartNumber<br>FL3800 | AD Select<br>1/3 VDD |        | Connect Status |
| port/Import \  |                     |                                                                 | LIDER 12C Communication                                      |                                              |                                                                                                          | PartNumber<br>FL3800 |                      |        | Connect Status |
| port/Import \  |                     |                                                                 | LIDER I2C Communication                                      |                                              |                                                                                                          | PartNumber<br>FL3800 |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    |                                                                 | LIDER 12C Communication                                      | V1.0.0                                       | V1.0                                                                                                     | PartNumber<br>FL3800 |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    | GRAPH DEMO S                                                    | LIDER 12C Communication                                      | V1.0.0<br>Demo<br>Pa                         | V1.0<br>Info:<br>atternName:                                                                             | PartNumber<br>FL3800 |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    | GRAPH DEMO s                                                    |                                                              | V1.0.0<br>Demo<br>Pa<br>N                    | V1.0<br>Info:<br>atternName:<br>umberOfFrame:                                                            | PartNumber<br>FL3800 |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    | GRAPH [DEMO] S<br>LoadDemo<br>Demo1                             | file: Moving                                                 | V1.0.0<br>Demo<br>Pa<br>Ni<br>Fr             | V1.0<br>Info:<br>atternName:<br>umberOfFrame:<br>ameDelays(ms):                                          | PartNumber<br>FL3800 |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    | GRAPH [DEMO] S<br>LoadDemo<br>Demo1<br>Demo2<br>Demo3           | file: Moving<br>file: Square<br>file: Color                  | V1.0.0<br>Demo<br>Pa<br>Nu<br>Fr<br>Ra       | V1.0<br>Info:<br>atternName:<br>umberOfFrame:                                                            | PartNamber<br>FL3800 |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    | GRAPH DEMO S<br>LoadDemo<br>Demo1<br>Demo2                      | file: Moving<br>file: Square                                 | V1.0.0<br>Demo<br>Pa<br>Nu<br>Fr<br>Ra       | V1.0<br>Info:<br>atternName:<br>umberOfFrame:<br>ameDelays(ms):<br>epeatTimes:                           | PartNumber<br>FL3800 |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    | GRAPH [DEMO] S<br>LoadDemo<br>Demo1<br>Demo2<br>Demo3           | file: Moving<br>file: Square<br>file: Color                  | V1.0.0<br>Pa<br>Ni<br>Fr<br>R<br>Di          | V1.0<br>Info:<br>atternName:<br>umberOfFrame:<br>ameDelays(ms):<br>epeatTimes:                           | PartNumber<br>FL3800 |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    | GRAPH [DEMO] S<br>LoadDemo<br>Demo1<br>Demo2<br>Demo3           | file: Moving<br>file: Square<br>file: Color                  | V1.0.0<br>Pa<br>Ni<br>Fr<br>R<br>Di<br>Runni | V1.0<br>Info:<br>atternName:<br>umberOfFrame:<br>rameDelays(ms):<br>apeatTimes:<br>irection:<br>ng Info: | PartNumber<br>FL3800 |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    | GRAPH DEMO S<br>LoadDemo<br>Demo1<br>Demo2<br>Demo3<br>LoadDemo | file: Moving<br>file: Square<br>file: Color<br>file:<br>Next | V1.0.0<br>Pri<br>B<br>Runni<br>Currer        | V1.0 Info: atternName: umberOfFrame: ameDelays(ms): epeatTimes: irection: ing Info: t Repeat: C          | FL3800               |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    | GRAPH DEMO S<br>LoadDemo<br>Demo1<br>Demo2<br>Demo3<br>LoadDemo | file: Moving<br>file: Square<br>file: Color<br>file:         | V1.0.0<br>Pri<br>B<br>Runni<br>Currer        | V1.0<br>Info:<br>atternName:<br>umberOfFrame:<br>rameDelays(ms):<br>apeatTimes:<br>irection:<br>ng Info: | FL3800               |                      |        | Connect Status |
| port/Import \  | ARIATION SETTING    | GRAPH DEMO S<br>LoadDemo<br>Demo1<br>Demo2<br>Demo3<br>LoadDemo | file: Moving<br>file: Square<br>file: Color<br>file:<br>Next | V1.0.0<br>Pri<br>B<br>Runni<br>Currer        | V1.0 Info: atternName: umberOfFrame: ameDelays(ms): epeatTimes: irection: ing Info: t Repeat: C          | FL3800               |                      |        | Connect Status |
| xport/Import \ | ARIATION SETTING    | GRAPH DEMO S<br>LoadDemo<br>Demo1<br>Demo2<br>Demo3<br>LoadDemo | file: Moving<br>file: Square<br>file: Color<br>file:<br>Next | V1.0.0<br>Pri<br>B<br>Runni<br>Currer        | V1.0 Info: atternName: umberOfFrame: ameDelays(ms): epeatTimes: irection: ing Info: t Repeat: C          | FL3800               |                      |        | Connect Status |
| xport/Import \ | ARIATION SETTING    | GRAPH DEMO S<br>LoadDemo<br>Demo1<br>Demo2<br>Demo3<br>LoadDemo | file: Moving<br>file: Square<br>file: Color<br>file:<br>Next | V1.0.0<br>Pri<br>B<br>Runni<br>Currer        | V1.0 Info: atternName: umberOfFrame: ameDelays(ms): epeatTimes: irection: ing Info: t Repeat: C          | FL3800               |                      |        |                |



| Non-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  | rt Write Para |            |           | SLIDER        | I2C Communication | Firmware Version<br>V1.0.0 | Software V<br>V1.0 | Version PartNuml<br>FL38 |                  | Select<br>VDD V select | Connect Status<br>Connect   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------|------------|-----------|---------------|-------------------|----------------------------|--------------------|--------------------------|------------------|------------------------|-----------------------------|
| 110-<br>90-<br>70-<br>50-<br>30-<br>50-<br>-<br>30-<br>-<br>50-<br>-<br>30-<br>-<br>50-<br>-<br>30-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>-<br>50-<br>50 | 130 <sub>T</sub> |               |            |           |               |                   | FI                         | Sequence<br>Number | Moving<br>Direction      | Initial Position | End Position           | *Duration<br>(Unit:0.1 Sec) |
| CharTIX<br>82 Left To Right<br>43 46 50<br>83 Left To Right<br>45 46 51<br>84 Left To Right<br>45 46 57<br>86 Left To Right<br>45 46 57<br>86 Left To Right<br>45 46 50<br>87 Left To Right<br>45 46 50<br>88 Left To Right<br>45 46 50<br>88 Left To Right<br>45 46 60<br>88 Left To Right<br>45 46 60<br>89 Left To Right<br>45 46 60<br>80 Left To Right<br>45 46 60<br>90 Left To Right<br>45 46 60<br>91 Left To Right<br>45 46 73<br>95 Left To Right<br>45 46 73<br>96 Left To Right<br>45 46 73<br>96 Left To Right<br>45 46 73<br>97 Left To Right<br>45 46 81<br>98 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 110-             |               | -          |           |               |                   |                            | 81                 | Left to Right            | 45               | 46                     | 47                          |
| 70       63       Left To Right       45       46       51         84       Left To Right       45       46       56         85       Left To Right       45       46       59         86       Left To Right       45       46       60         87       Left To Right       45       46       60         88       Left To Right       45       46       60         89       Left To Right       45       46       61         89       Left To Right       45       46       63         90       Left To Right       45       46       67         90       Left To Right       45       46       67         90       Left To Right       45       46       67         91       Left To Right       45       46       67         92       Left To Right       45       46       73         92       Left To Right       45       46       73         95       Left To Right       45       46       74         96       Left To Right       45       46       81         97       Left To Right       45       46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |               |            |           |               | - Chart1X         |                            | 82                 | Left To Right            | 45               | 46                     | 50                          |
| 50       84       Left To Right       45       46       56         30       6       6       57       86       Left To Right       45       46       59         10       7       86       Left To Right       45       46       60         88       Left To Right       45       46       60         89       Left To Right       45       46       61         89       Left To Right       45       46       66         90       Left To Right       45       46       66         90       Left To Right       45       46       66         91       Left To Right       45       46       67         92       Left To Right       45       46       72         94       Left To Right       45       46       73         95       Left To Right       45       46       73         95       Left To Right       45       46       88         96       Left To Right       45       46       88         96       Left To Right       45       46       88         98       Left To Right       45       46       81                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |               |            |           |               |                   |                            | 83                 | Left To Right            | 45               | 46                     | 51                          |
| 30       85       Left 10 Right       43       46       59         40       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10 </td <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>84</td> <td>Left To Right</td> <td>45</td> <td>46</td> <td>56</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |               |            |           |               |                   |                            | 84                 | Left To Right            | 45               | 46                     | 56                          |
| 10       10       10       10       10       10         10       10       10       10       10       10         10       10       10       10       10       10         10       10       10       10       10       10       10         10       30       50       10       150       16       10         10       50       90       10       161 To Right       45       46       63         90       12       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10 <td< td=""><td>50 -</td><td></td><td></td><td></td><td></td><td></td><td></td><td>85</td><td>Left To Right</td><td>45</td><td>46</td><td>57</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 50 -             |               |            |           |               |                   |                            | 85                 | Left To Right            | 45               | 46                     | 57                          |
| 10       30       30       30       30       45       46       61         10       30       50       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       10       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 30 -             |               |            |           |               |                   |                            | 86                 | Left To Right            | 45               | 46                     | 59                          |
| 10       30       20       1.ch To Right       45       46       66         90       1.ch To Right       45       46       66         90       1.ch To Right       45       46       66         91       1.ch To Right       45       46       66         92       1.ch To Right       45       46       69         93       1.ch To Right       45       46       72         94       1.ch To Right       45       46       73         95       1.ch To Right       45       46       76         96       1.ch To Right       45       46       81         97       1.ch To Right       45       46       81         98       1.ch To Right       45       46       82         98       1.ch To Right       45       46       82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -01              |               |            |           |               |                   |                            | 87                 | Left To Right            | 45               | 46                     | 60                          |
| 301     301     301     301       500     500     301     201       700     901     Left To Right     45     46     66       911     Left To Right     45     46     69       922     Left To Right     45     46     69       933     Left To Right     45     46     72       94     Left To Right     45     46     73       95     Left To Right     45     46     76       96     Left To Right     45     46     76       96     Left To Right     45     46     81       8     Key9     Key8     Key9     88     Left To Right     45     46     82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -10-             |               | <u> </u>   |           |               | _                 |                            | 88                 | Left To Right            | 45               | 46                     | 61                          |
| -50     -70     -90     Left To Right     45     46     66       91     Left To Right     45     46     67       90     -40     -80     -90     -90       -110     -90     -90     -90     -90     -90       -110     -94     Left To Right     45     46     72       94     Left To Right     45     46     73       95     Left To Right     45     46     76       96     Left To Right     45     46     81       97     Left To Right     45     46     81       98     Left To Right     45     46     82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -30-             |               |            |           |               |                   |                            | 89                 | Left To Right            | 45               | 46                     | 63                          |
| 91     Left To Right     45     46     67       90     90     Left To Right     45     46     69       93     Left To Right     45     46     72       94     Left To Right     45     46     73       95     Left To Right     45     46     76       96     Left To Right     45     46     76       97     Left To Right     45     46     81       86     77     Left To Right     45     46     81       98     Left To Right     45     46     82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | / I              |               |            |           |               |                   | 7                          | 90                 | Left To Right            | 45               | 46                     | 66                          |
| -90         -93         Left 10 Right         45         46         72           -110         -94         Left 70 Right         45         46         73           93         Left 70 Right         45         46         73           94         Left 70 Right         45         46         76           95         Left 70 Right         45         46         76           96         Left 70 Right         45         46         76           97         Left 70 Right         45         46         81           8         Key8         Key9         8         Left 70 Right         45         46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |               |            |           |               |                   |                            | 91                 | Left To Right            | 45               | 46                     | 67                          |
| 110         94         Left To Right         45         46         73           994         Left To Right         45         46         76           994         Left To Right         45         46         76           996         Left To Right         45         46         76           996         Left To Right         45         46         78           997         Left To Right         45         46         81           Kev9<br>Kev9<br>Kev9<br>Kev9         Kev9<br>Kev9         98         Left To Right         45         46         82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |               |            |           |               |                   | _                          | 92                 | Left To Right            | 45               | 46                     | 69                          |
| 95         Left To Right         45         46         76           -100         Key5 ~ Key7 ~ Key8 ~ Key9 ~ Key1 ~         Key5 Key6         96         Left To Right         45         46         8           -100         Key5 Key7 ~ Key8 ~ Key9 ~ Key1 ~         Key5 Key6         97         Left To Right         45         46         81           Key9 Key9         Key9         Key6 ~         Key7 Key8         98         Left To Right         45         46         82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -90 -            |               |            |           |               |                   |                            | 93                 | Left To Right            | 45               | 46                     | 72                          |
| Key5         Key6         Key7         Key8         Key9         Key5         Key6         96         Left To Right         45         46         8           Key7         Key8         Key7         Key6         Key7         Key7         Key7         Key7         Key7         Key7         Key7         Key7         Key8         Key7         Key8         Key9         Key7         Key8         Key9         Key7         Key8         Key9         Ke                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -110 -           |               |            |           |               |                   |                            | 94                 | Left To Right            | 45               | 46                     | 73                          |
| Res         Key5         Key5         P         Left To Right         45         46         81           Key6         Key7         Key6         98         Left To Right         45         46         81           Key6         Key7         Key8         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -130             |               |            |           |               | _                 |                            | 95                 | Left To Right            | 45               | 46                     | 76                          |
| Key6         Key7         Calibration         98         Left To Right         45         46         82           Key8         Key9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  | Key5 v Key6 v | Key7 V Key | /8 ~ Key9 | ~ Key10 ~     | 1                 |                            | 96                 | Left To Right            | 45               | 46                     | 78                          |
| Key8 Canoranon                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |               |            |           | Key5<br>Key6  |                   |                            | 97                 | Left To Right            | 45               | 46                     | 81                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |               |            |           | Key7          | Calibration       |                            | 98                 | Left To Right            | 45               | 46                     | 82                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |               |            |           | Key9<br>Key10 |                   | [                          |                    |                          |                  |                        | ~                           |

Please refer to the User's Guide for other details.



#### ABSOLUTE MAXIMUM RATINGS

| Supply voltage, VCC (for LED driving)                                                                                   | -0.3V ~ +6.0V    |
|-------------------------------------------------------------------------------------------------------------------------|------------------|
| Supply voltage, VDD                                                                                                     | +5.5V            |
| Voltage at any input pin                                                                                                | -0.3V ~ Vcc+0.3V |
| Maximum junction temperature, T <sub>JMAX</sub>                                                                         | +150°C           |
| Storage temperature range, Tstg                                                                                         | -65°C ~ +150°C   |
| Operating temperature range, T <sub>A</sub> =T <sub>J</sub>                                                             | -40°C ~ +105°C   |
| Junction Package thermal resistance, junction to ambient (4 layer standard test PCB based on JESD 51-2A), $\theta_{JA}$ | 35°C/W           |
| ESD (HBM)                                                                                                               | ±2kV             |
| ESD (CDM)                                                                                                               | ±750V            |

**Note 4:** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### 1.2 ELECTRICAL CHARACTERISTICS

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 2.7V \sim 5.5V$ , unless otherwise noted. Typical value are  $T_A = 25^{\circ}C$ ,  $V_{DD} = 5V$ .

| Symbol                   | Parameter                                                                                             | Condition                                                              | Min. | Тур. | Max. | Unit |
|--------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------|
| Vdd                      | Supply voltage                                                                                        |                                                                        | 2.7  |      | 5.5  | V    |
| Vcc                      | Supply voltage                                                                                        |                                                                        | 2.7  |      | 5.5  | V    |
| Ι <sub>Ουτ</sub>         | Maximum constant current of CSy                                                                       | R <sub>ISET</sub> =10kΩ, GCC=0xFF<br>SL=0xFF                           |      | 34.5 |      | mA   |
| Idd, stop                | Quiescent power supply current                                                                        | V <sub>DD</sub> = 5.5V                                                 |      | 2.5  |      | mA   |
|                          | Electrical Ch                                                                                         | naracteristics (LED Driver)                                            |      |      |      |      |
| ILED                     | Average current on each LED<br>$I_{LED} = I_{OUT(PEAK)}/Duty(4.14)$                                   | R <sub>ISET</sub> =10kΩ, GCC=0xFF<br>SL=0xFF                           |      | 8.33 |      | mA   |
| N/                       | Current switch headroom voltage<br>SWx                                                                | Iswitch=612mA RISET =10kΩ,<br>GCC=0xFF, SL=0xFF                        |      | 450  |      |      |
| Vhr                      | Current sink headroom voltage CSy                                                                     | I <sub>SINK</sub> =34mA, R <sub>ISET</sub> =10kΩ,<br>GCC=0xFF, SL=0xFF |      | 250  |      | mV   |
| <b>t</b> <sub>SCAN</sub> | Period of scanning                                                                                    |                                                                        |      | 33   |      | μs   |
| t <sub>NOL1</sub>        | Non-overlap blanking time during scan, the SWx and CSy are all off during this time                   |                                                                        |      | 0.83 |      | μs   |
| t <sub>NOL2</sub>        | Delay total time for CS1 to CS 18,<br>during this time, the SWx is on but<br>CSy is not all turned on | (Note 5)                                                               |      | 0.3  |      | μs   |
|                          | Electrical Cl                                                                                         | haracteristics (Touch Key)                                             |      |      |      |      |
| $\Delta Cs$              | Normal detectable capacitance                                                                         |                                                                        |      | 40   |      | pF   |
| tscan, TK                | Period of scanning for 11 Touch<br>Key channels                                                       |                                                                        |      | 55   |      | mS   |

LUMISSIL MICROSYSTEMS

### 1.3 I2C SWITCHING CHARACTERISTICS (Note 5)

| Symbol               | Parameter                                          | Condition  | Min. | Тур.         | Max. | Unit |
|----------------------|----------------------------------------------------|------------|------|--------------|------|------|
| fscl                 | Serial-Clock frequency                             |            |      |              | 400  | kHz  |
| tbuf                 | Bus free time between a STOP and a START condition |            | 1.3  |              |      | μs   |
| <b>t</b> hd, sta     | Hold time (repeated) START condition               |            | 0.6  |              |      | μs   |
| tsu, sta             | Repeated START condition setup time                |            | 0.6  |              |      | μs   |
| t <sub>SU, STO</sub> | STOP condition setup time                          |            | 0.6  |              |      | μs   |
| <b>t</b> hd, dat     | Data hold time                                     |            |      |              | 0.9  | μs   |
| <b>t</b> su, dat     | Data setup time                                    |            | 100  |              |      | ns   |
| tLOW                 | SCL clock low period                               |            | 1.3  |              |      | μs   |
| t <sub>ніGH</sub>    | SCL clock high period                              |            | 0.7  |              |      | μs   |
| t <sub>R</sub>       | Rise time of both SDA and SCL signals, receiving   | (Note 6)   |      | 20+0.<br>1Cb | 300  | ns   |
| t⊧                   | Fall time of both SDA and SCL signals, receiving   | (Note 6)   |      | 20+0.<br>1Cb | 300  | Ns   |
| IOL                  | Low level sink current                             |            |      | 10           |      | mA   |
| VIH                  | Logic "0" input voltage                            | VDD = 5.5V | 1.4  |              |      | V    |
| VIL                  | Logic "0" input voltage                            | VDD = 2.7V |      |              | 0.4  | V    |

Note 5: Guaranteed by design.

Note 6: Cb = total capacitance of one bus line in pF. ISINK  $\leq$  6mA. tR and tF measured between 0.3 × VDD and 0.7 × VDD.

### 1.4 <u>I2C INTERFACE</u>

IS31FL3800 uses a serial bus, which conforms to the I2C protocol, to control the chip's functions with two wires: SCL and SDA. IS31FL3800 has a 7-bit slave address (A7:A1), followed by the R/W bit, A0. Set A0 to "0" for a write command and set A0 to "1" for a read command. The value of bits A1 and A2 are determined by the connection of the AD pin, to GND, 1/3 VDD, 2/3VDD, and VDD.

The complete slave address is:

| Bit   | A7:A3 | A2:A1 | A0  |
|-------|-------|-------|-----|
| Value | 01111 | AD    | 1/0 |

AD connected to GND, AD = 00;

AD connected to 1/3VDD, AD = 01;

AD connected to 2/3VDD = 10;

AD connected to VDD = 11;

AD pin can also be configured as a Touch Key channel. When then AD pin is used for a Touch Key channel, A2: A1 = 00.

The SCL and SDA are open-drain IO so an external pull-up resistor (typically  $4.7k\Omega$ ) is required. The maximum clock frequency specified by the I2C standard is 400kHz. In this discussion, the master is the host microcontroller and the slave is IS31FL3800.

The timing diagram for the I2C is shown in Figure 2. When there is no interface activity, both the SDA and SCL should be held high.

The "START" signal is generated by lowering the SDA signal while the SCL signal is high. The start signal will alert all devices attached to the I2C bus to check the incoming address against their own chip address.

The 8-bit chip address is sent next, most significant bit first. Each address bit must be stable while the SCL level is high.

After the last bit of the chip address is sent, the master checks for IS31FL3800's acknowledge. The master releases the SDA line which gets pulled to high (through a pull-up resistor). Then the master sends an SCL pulse. If

IS31FL3800 has received the address correctly, it holds the SDA line low during the SCL pulse. If the SDA line is not low, the master should send a "STOP" signal (discussed later) and abort the transfer.

Following acknowledge of IS31FL3800, the header byte is sent, most significant bit first. IS31FL3800 must generate another acknowledge indicating that the header has been received.

Following acknowledge of IS31FL3800, the commands or register address byte is sent, most significant bit first. IS31FL3800 must generate another acknowledge indicating that the register address has been received.

Then 8-bit of data byte are sent next, most significant bit first. Each data bit should be valid while the SCL level is stable high. After the data byte is sent, IS31FL3800 must generate another acknowledge to indicate that the data was received.

The "STOP" signal ends the transfer. To signal "STOP", the SDA signal goes high while the SCL signal is high.



#### Figure 2 Interface Timing

#### 1.5 **READING PORT REGISTERS**

To read the device data, the bus master must first send to IS31FL3800's address with the R/W bit set to "0", followed by the header byte. The address of the register of interest is then specified. After a restart, the bus master must then

send to IS31FL3800's address with the R/W bit set to "1". Data from the register defined by the command byte is then sent from IS31FL3800 to the master.

#### **I2C Command Format** 1.6

In the I2C bus, some devices are masters, and they have to generate the bus clock and initiate communication. To select the IS31FL3800 device, they must choose the right slave address and follow it by a header. If the header is 55h, the commands and data that follows are for the matrix LED driver. If the header is AAh, the commands and data that follows are for the Touch Key controller. If the header is A5h, IS31FL3800 will immediately save the current data in the registers. Saved data will become the default value of IS31FL3800. Commands are always ended by a stop signal.



The waveforms of Touch Key Commands for Write data.



### 1.7 Matrix LED Operation

#### **Command Register Definition**

| Address | Name                        | Function                             | Table | R/W | Default   |
|---------|-----------------------------|--------------------------------------|-------|-----|-----------|
| FEh     | Command Register Write Lock | To unlock Command Register           | -     | W   | 0000 0000 |
| FDh     | Command Register            | Available Page 0 to Page 1 registers | -     | W   | XXXX XXXX |

#### **REGISTER CONTROL**



LUMISSIL

A Division of [



#### FDh Command Register

| Data      | Function                                                                        |
|-----------|---------------------------------------------------------------------------------|
| 0000 0000 | Point to Page 0 (PG0, PWM Register is available)                                |
| 0000 0001 | Point to Page 1 (PG1, White Balance Scaling and Function Register is available) |
| Others    | Reserved                                                                        |

Note: FDh is locked when power up, need to unlock this register before write command to it. The Command Register should be configured first after writing in the slave address to choose the available register. Then write data in the choosing register. Power up default state is "0000 0000".

For example, when write "0000 0001" in the Command Register (FDh), the data which writing after will be stored in PG1 registers. Write new data can configure other registers.

#### FEh Command Register Write Lock (Read/Write)

| Bit     | D7:D0                         |
|---------|-------------------------------|
| Name    | CRWL                          |
| Default | 0000 0000 (FDh write disable) |

To select the PG0~PG1, need to unlock this register first, with the purpose to avoid mis-operation of this register. When FEh is written with 0xC5, FDh is allowed to modify once, after the FDh is modified the FEh will reset to be 0x00 at once.

#### **Register Definition**

| Address | Name                                        | Function                                                        | Figure | R/W | Default      |
|---------|---------------------------------------------|-----------------------------------------------------------------|--------|-----|--------------|
|         | PG0 (0x00): PWM Registers                   |                                                                 |        |     |              |
| 01h~48h | PWM Register                                | Set PWM for each LED                                            | 3      | W   | 0000<br>0000 |
|         | PG1 (0x0                                    | 1): LED Scaling & Function Registers                            |        |     |              |
| 01h~48h | Scaling Register                            | Set Scaling for each LED                                        | 4      | W   | 0000<br>0000 |
| 50h     | Configuration Register                      | Configure the operation mode                                    | -      | W   | 0000<br>0000 |
| 51h     | Global Current Control<br>Register          | Set the global current                                          | -      | W   | 0000<br>0000 |
| 52h     | Pull Down/Up Resistor<br>Selection Register | Set the pull down resistor for SWx and pull up resistor for CSy | -      | W   | 0011<br>0011 |
| 5Fh     | Temperature Status                          | Store the temperature point of the IC                           | -      | W   | 0000<br>0000 |
| 60h     | Spread Spectrum Register                    | Spread spectrum function enable                                 | -      | W   | 0000<br>0000 |
| 8Fh     | Reset Register                              | Reset all register to POR state                                 | -      | W   | 0000<br>0000 |
| E0h     | PWM Frequency Enable<br>Register            | Enable PWM frequency setting                                    | -      | W   | 0000<br>0000 |
| E2h     | PWM Frequency Setting<br>Register           | Set the PWM frequency                                           | -      | W   | 000x xxxx    |



#### Page 0 (PG0, FDh= 0x00): PWM Register



Figure 3 PWM Register

#### PG0: 01h ~ 48h PWM Register

| Bit     | D7:D0     |
|---------|-----------|
| Name    | PWM       |
| Default | 0000 0000 |

Each dot has a byte to modulate the PWM duty in 256 steps.

The value of the PWM Registers decides the average current of each LED noted  $I_{LED}$ .  $I_{LED}$  computed by Formula (1):

$$I_{LED} = \frac{PWM}{256} \times I_{OUT(PEAK)} \times Duty$$
(1)

Where Duty is the duty cycle of SWx,

$$Duty = \frac{33\mu s}{(33\mu s + 0.83\mu s + 0.3\mu s)} \times \frac{1}{4} = \frac{1}{4.14}$$
(2)

lout is the output current of CSy (y=1~18),

$$I_{OUT(PEAK)} = \frac{343}{R_{ISET}} \times \frac{GCC}{256} \times \frac{SL}{256}$$
 (3)

GCC is the Global Current Control Register (PG1, 51h) value, SL is the Scaling Register value as PG1 registers below and  $R_{ISET}$  is the external resistor of ISET pin. For example: if PWM=1011 0101 (0xB5, 181), GCC=1111 1111,  $R_{ISET}$  =10k $\Omega$ , SL=1111 1111:

$$I_{LED} = \frac{343}{10k\Omega} \times \frac{255}{256} \times \frac{255}{256} \times \frac{1}{4.14} \times \frac{181}{256}$$



### Page 1 (PG1, FDh= 0x01): Scaling Register



Figure 4 Scaling Register

#### PG1: 01h ~ 48h Scaling Register

| Bit     | D7:D0     |
|---------|-----------|
| Name    | SL        |
| Default | 0000 0000 |

Scaling register control the DC output current of each dot. Each dot has a byte to modulate the scaling in 256 steps. The value of the Scaling Register decides the peak current of each LED noted IOUT(PEAK). IOUT(PEAK) computed by Formula (3).

#### Page 1 (PG1, FDh= 0x01): Function Register

| Register | Name                                        | Function                                                        | R/W | Default   |
|----------|---------------------------------------------|-----------------------------------------------------------------|-----|-----------|
| 50h      | Configuration Register                      | Configure the operation mode                                    | W   | 0000 0000 |
| 51h      | Global Current Control<br>Register          | Set the global current                                          | W   | 0000 0000 |
| 52h      | Pull Down/Up Resistor<br>Selection Register | Set the pull down resistor for SWx and pull up resistor for CSy | W   | 0011 0011 |
| 5Fh      | Temperature Status                          | Store the temperature point of the IC                           | W   | 0000 0000 |
| 60h      | Spread Spectrum Register                    | Spread spectrum function enable                                 | W   | 0000 0000 |
| 8Fh      | Reset Register                              | Reset all register to POR state                                 | W   | 0000 0000 |
| E0h      | PWM Frequency Enable<br>Register            | Enable PWM frequency setting                                    | W   | 0000 0000 |
| E2h      | PWM Frequency Setting<br>Register           | Set the PWM frequency                                           | W   | 000x xxxx |



#### 50h Configuration Register

|               | •                                           |                                 |       |     |
|---------------|---------------------------------------------|---------------------------------|-------|-----|
| Bit           | D7:D4                                       | D3                              | D2:D1 | D0  |
| Name          | SWS                                         | -                               | OSDE  | SSD |
| Default       | 0000                                        | 0                               | 00    | 0   |
| The Configura | ation Register sets opera                   | ating mode of IS31FL38          | 00.   |     |
| SWS           | SWx Setting                                 |                                 |       |     |
| 0000          | SW1~SW4, 1/4                                |                                 |       |     |
| 0001          | SW1~SW3, 1/3, SV                            | V4 no-active                    |       |     |
| 0010          | SW1~SW2, 1/2, SV                            | SW1~SW2, 1/2, SW3~SW4 no-active |       |     |
| 0011          | All CSy work as current sinks only, no scan |                                 |       |     |
| Others SW1~   | -SW4, 1/4                                   |                                 |       |     |
| OSDE          | Open/Short Detection                        | Open/Short Detection Enable     |       |     |
| 00            | Disable open/short                          | Disable open/short detection    |       |     |
| 01/11         | Enable open detection                       |                                 |       |     |
| 10            | Enable short detection                      |                                 |       |     |
| SSD           | Software Shutdown Control                   |                                 |       |     |
| 0             | Software shutdown                           |                                 |       |     |
| 1             | Normal operation                            |                                 |       |     |
|               |                                             |                                 |       |     |

When OSDE set to "01", open detection will be trigger once, the user could trigger open detection again by set OSDE from "00" to "01".

When OSDE set "10", short detection will be trigger once, the user could trigger short detection again by set OSDE from "00" to "10".

When SSD is "0", IS31FL3800 works in software shutdown mode and to normal operate the SSD bit should set to "1". SWS control the duty cycle of the SWx, default mode is 1/4.

#### 51h Global Current Control Register

| Bit     | D7:D0     |
|---------|-----------|
| Name    | GCC       |
| Default | 0000 0000 |

The Global Current Control Register modulates all CSy ( $y=1\sim18$ ) DC current which is noted as  $I_{OUT}$  in 256 steps. Iout is computed by the Formula (3):

#### 52h Pull Down/Up Resistor Selection Register

| Bit                    | D7                                   | D6:D4                | D3 | D2:D0 |
|------------------------|--------------------------------------|----------------------|----|-------|
| Name                   | PHC                                  | SWPDR                | -  | CSPUR |
| Default                | 0                                    | 011                  | 0  | 011   |
| Set pull down resistor | for SWx and pull up res              | istor for CSy.       |    |       |
| PHC                    | Phase Choice                         |                      |    |       |
| 0                      | 0 degree phase dela                  | 0 degree phase delay |    |       |
| 1                      | 180 degree phase d                   | elay                 |    |       |
| SWPDR                  | SWx Pull Down Resistor Selection Bit |                      |    |       |
| 000                    | No pull down resistor                |                      |    |       |
| 001                    | $0.5 k\Omega$ only in SWx off time   |                      |    |       |
| 010                    | 1.0kΩ only in SWx off time           |                      |    |       |
| 011                    | 2.0kΩ only in SWx off time           |                      |    |       |
| 100                    | 1.0kΩ all the time                   |                      |    |       |
|                        |                                      |                      |    |       |



| 101   | 2.0k $\Omega$ all the time         |
|-------|------------------------------------|
| 110   | 4.0k $\Omega$ all the time         |
| 111   | 8.0k $\Omega$ all the time         |
| CSPUR | CSy Pull up Resistor Selection Bit |
| 000   | No pull up resistor                |
| 001   | $0.5k\Omega$ only in CSy off time  |
| 010   | $1.0k\Omega$ only in CSy off time  |
| 011   | $2.0k\Omega$ only in CSy off time  |
| 100   | $1.0k\Omega$ all the time          |
| 101   | $2.0k\Omega$ all the time          |
| 110   | $4.0k\Omega$ all the time          |
| 111   | 8.0k $\Omega$ all the time         |

#### 5Fh Temperature Status

| Bit     | D7:D4 | D3:D2 | D1:D0 |
|---------|-------|-------|-------|
| Name    | -     | TS    | TROF  |
| Default | 0000  | 00    | 00    |

TS store the temperature point of the IC. If the IC temperature reaches the temperature point the IC will trigger the thermal roll off and will decrease the current as TROF set percentage.

| TS         | Temperature Point (Thermal Roll Off Start Point) |
|------------|--------------------------------------------------|
| 00         | 140°C                                            |
| 01         | 120°C                                            |
| 10         | 100°C                                            |
| 11         | 90°C                                             |
|            |                                                  |
|            |                                                  |
| TROF       | Percentage Of Output Current                     |
| TROF<br>00 | Percentage Of Output Current 100%                |
| -          | <b>o</b>                                         |
| 00         | 100%                                             |
| 00<br>01   | 100%<br>75%                                      |

#### 60h Spread Spectrum Register

| Bit     | D7:D6 | D4  | D3:D2 | D1:D0 |
|---------|-------|-----|-------|-------|
| Name    | -     | SSP | RNG   | CLT   |
| Default | 00    | 0   | 00    | 00    |

When SSP enable, the spread spectrum function will be enabled and the RNG & CLT bits will adjust the range and cycle time of spread spectrum function.

| SSP | Spread Spectrum Function Enable |
|-----|---------------------------------|
| 0   | Disable                         |
| 1   | Enable                          |
| RNG | Spread Spectrum Range           |
| 00  | ±5%                             |
| 01  | ±15%                            |
| 10  | ±24%                            |
| 11  | ±34%                            |
| CLT | Spread Spectrum Cycle Time      |
| 00  | 1980µs                          |
| 01  | 1200µs                          |
| 10  | 820µs                           |
| 11  | 660µs                           |



#### 8Fh Reset Register

Once user writes the Reset Register with 0xAE, IS31FL3800 will reset all IS31FL3800 registers to their default value. On initial power-up, IS31FL3800 registers are reset to their default values for a blank display.

#### E0h PWM Frequency Enable Register

| Bit     | D7:D1    | D0   |
|---------|----------|------|
| Name    | -        | PFEN |
| Default | 0000 000 | 0    |

The PWM Frequency Enable Register enables or disables to change the PWM frequency. If PFEN= "1". user can change the PWM frequency by modifying the E2h register.

|      | can change the r wivi nequency |
|------|--------------------------------|
| PFEN | PWM Frequency Enable           |
| 0    | Disable                        |

1 Enable

#### E2h PWM Frequency Setting Register

| Bit     | D7:D5 | D4:D0  |
|---------|-------|--------|
| Name    | PF    | -      |
| Default | 000   | x xxxx |

PWM Frequency Setting Register is used to set the PWM frequency.

| PF      | PWM Frequency |
|---------|---------------|
| 000/111 | 29kHz         |
| 001     | 14.5kHz       |
| 010     | 7.25kHz       |
| 011     | 3.63kHz       |
| 100     | 1.81kHz       |
| 101     | 906Hz         |
| 110     | 453Hz         |
|         |               |

#### **APPLICATION INFORMATION**



Figure 6 Scanning Timing



#### SCANNING TIMING

As shown in Figure 6, the SW1~SW4 is turned on by serial, LED is driven 4 by 4 within the SWx (x=1~4) on time (SWx, x=1~4 is source and it is high when LED on), including the non-overlap blanking time during scan, the duty cycle of SWx (active high, x=1~4) is formula (2).

Where 33µs is  $t_{SCAN}$ , the period of scanning, 0.83µs is  $t_{NOL1}$ , 0.3µs is  $t_{NOL2}$ , the non-overlap time and CSy(y=1~18) delay time.

#### **PWM CONTROL**

After setting the I<sub>OUT</sub> and GCC, the brightness of each LEDs (LED average current (I<sub>LED</sub>)) can be modulated with 256 steps by PWM Register, as described in Formula (1).

Where PWM is PWM Registers (PG0, 01h~48h /PG0) data. For example, in Figure 1, if  $R_{ISET}$ = 10k $\Omega$ , PWM= 255, and GCC= 255, SL= 255, then writing new data continuously to the registers can modulate the brightness of the LEDs to achieve a breathing effect.

#### GAMMA CORRECTION

In order to perform a better visual LED breathing effect, we recommend using a gamma corrected PWM value to set the LED intensity. This results in a reduced number of steps for the LED intensity setting, but causes the change in intensity to appear more linear to the human eye.

Gamma correction, also known as gamma compression or encoding, is used to encode linear luminance to match the non-linear characteristics of display. Since IS31FL3800 can modulate the brightness of the LEDs with 256 steps, a gamma correction function can be applied when computing each subsequent LED intensity setting such that the changes in brightness matches the human eye's brightness curve.

| C(0)  | C(1)  | C(2)  | C(3)  | C(4)  | C(5)  | C(6)  | C(7)  |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 0     | 1     | 2     | 4     | 6     | 10    | 13    | 18    |
| C(8)  | C(9)  | C(10) | C(11) | C(12) | C(13) | C(14) | C(15) |
| 22    | 28    | 33    | 39    | 46    | 53    | 61    | 69    |
| C(16) | C(17) | C(18) | C(19) | C(20) | C(21) | C(22) | C(23) |
| 78    | 86    | 96    | 106   | 116   | 126   | 138   | 149   |
| C(24) | C(25) | C(26) | C(27) | C(28) | C(29) | C(30) | C(31) |
| 161   | 173   | 186   | 199   | 212   | 226   | 240   | 255   |

#### 32 Gamma Steps with 256 PWM Steps





Figure 7 Gamma Correction (32 Steps)

Choosing more gamma steps provides for a more continuous looking breathing effect. This is useful for very long breathing cycles. The recommended configuration is defined by the breath cycle T. When T=1s, choose 32 gamma steps, when T=2s, choose 64 gamma steps. The user must decide the final number of gamma steps not only by the LED itself, but also based on the visual performance of the finished product.



#### 64 Gamma Steps with 256 PWM Steps

| C(0)  | C(1)  | C(2)  | C(3)  | C(4)  | C(5)  | C(6)  | C(7)  |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 0     | 1     | 2     | 3     | 4     | 5     | 6     | 7     |
| C(8)  | C(9)  | C(10) | C(11) | C(12) | C(13) | C(14) | C(15) |
| 8     | 10    | 12    | 14    | 16    | 18    | 20    | 22    |
| C(16) | C(17) | C(18) | C(19) | C(20) | C(21) | C(22) | C(23) |
| 24    | 26    | 29    | 32    | 35    | 38    | 41    | 44    |
| C(24) | C(25) | C(26) | C(27) | C(28) | C(29) | C(30) | C(31) |
| 47    | 50    | 53    | 57    | 61    | 65    | 69    | 73    |
| C(32) | C(33) | C(34) | C(35) | C(36) | C(37) | C(38) | C(39) |
| 77    | 81    | 85    | 89    | 94    | 99    | 104   | 109   |
| C(40) | C(41) | C(42) | C(43) | C(44) | C(45) | C(46) | C(47) |
| 114   | 119   | 124   | 129   | 134   | 140   | 146   | 152   |
| C(48) | C(49) | C(50) | C(51) | C(52) | C(53) | C(54) | C(55) |
| 158   | 164   | 170   | 176   | 182   | 188   | 195   | 202   |
| C(56) | C(57) | C(58) | C(59) | C(60) | C(61) | C(62) | C(63) |
| 209   | 216   | 223   | 230   | 237   | 244   | 251   | 255   |



Note: The data of 32 gamma steps is the standard value and the data of 64 gamma steps is the recommended value.

### 1.8 <u>Touch Key Operation</u>

#### **Register Function**

| Address | Name                        | Function                                                                       | R/W | Default      |
|---------|-----------------------------|--------------------------------------------------------------------------------|-----|--------------|
| 00h     | Main Control Register       | Controls general power states and power dissipation                            |     | 0000<br>0000 |
| 01h     | INT Configuration Register  | Interrupt configuration                                                        | R/W | 0000<br>1000 |
| 02h     | Key Status Register 1       | Key0~Key7 status bits                                                          | Р   | 0000         |
| 03h     | Key Status Register 2       | Key8~Key10 status bits                                                         | R   | 0000         |
| 04h     | Interrupt Enable Register 1 | Key0~key7 Enables Interrupts associated<br>with capacitive touch sensor inputs |     | 1111<br>1111 |
| 05h     | Interrupt Enable Register 2 | Key8~key10 Enables Interrupts associated with capacitive touch sensor inputs   | R/W | 0000<br>0111 |
| 06h     | Key Enable Register 1       | Key0~key7 sets the channels enable                                             |     | 1111         |



|                        |                                             |                                                               |     | 1111         |
|------------------------|---------------------------------------------|---------------------------------------------------------------|-----|--------------|
| 07h                    | Key Enable Register 2                       | Key8~key10 sets the channels enable                           |     | 0000<br>0111 |
| 08h                    | Multiple Touch Key Configure<br>Register    | Multiple touch key function setting                           |     | 0000         |
| 09h                    | Auto-Clean Interrupt Register               | Set auto-clean interrupt time and enable                      |     | 0000         |
| 0Ah                    | Interrupt Repeat Time Register              | Set repeat cycle for pressing key interrupt                   |     | 0000<br>1111 |
| 0Bh                    | Auto-SLEEP Mode Register                    | Set auto enter SLEEP Mode time                                |     | 0011<br>1111 |
| 0Ch                    | Exit SLEEP Mode Register 1                  | Set press Key0~Key7 to exit SLEEP Mode                        |     | 0000         |
| 0Dh                    | Exit SLEEP Mode Register 2                  | Set press Key8~Key10 to exit SLEEP Mode                       |     | 0000         |
| 0Eh                    | Gain and Press Time Setting Register        | Set gain and pressing trigger time                            |     | 0010<br>1100 |
| 0Fh                    | Key Touch Sampling Configure<br>Register    | Set sampling times and cycle time                             |     | 0010<br>0100 |
| 10h                    | Calibration Configure Register              | Set auto-calibration cycle and negative value trigger setting |     | 0011<br>0000 |
| 11h                    | Force Calibration Register 1                | Key0~Key7 calibration enable forcibly                         |     | 0000         |
| 12h                    | Force Calibration Register 2                | Key8~Key10 calibration enable forcibly                        |     | 0000         |
| 13h                    | Noise Threshold Register                    | Set noise threshold value                                     |     | 0011<br>0010 |
| 14h                    | Noise Indication Register 1                 | Key0~Key7 noise indication                                    | R   | 0000         |
| 15h                    | Noise Indication Register 2                 | dication Register 2 Key8~key10 noise indication               |     | 0000         |
| 17h                    | Negative Threshold Register                 | Set negative threshold and compel calibration threshold       |     | 0000<br>1001 |
| 18h                    | Wake Up Threshold Register                  | Set wake up threshold                                         |     | 0000<br>0101 |
| 19h                    | Scan Voltage Register                       | Set scanning voltage                                          | R/W | 0111<br>0000 |
| 1Ah                    | Scan Frequency Register 1                   | Set the first and second scanning frequencies                 |     | 0111<br>0011 |
| 1Bh                    | Scan Frequency Register 2                   | Set the third and fourth scanning frequencies                 |     | 1011<br>1000 |
| 20h~2Ah                | KEY0~KEY10 Variation Value<br>Register      | Keys value setting                                            | R   | 0000<br>0000 |
| 30h~3Ah                | KEY0~KEY10 Threshold Set<br>Register        | Keys threshold setting                                        | R/W | 0011<br>0000 |
| 40h,42h<br><br>52h,54h | KEY0~KEY10 Calibration Low<br>Bit Register  | Internal calibration low 8-bit for KEY0~KEY10                 | R   | 0000         |
| 41h,43h<br><br>53h,55h | KEY0~KEY10 Calibration High<br>Bit Register | Internal calibration high 8-bit for<br>KEY0~KEY10             | К   | 0000         |
| 60h                    | GPIO Enable Register 1                      | Key0~key7 sets the GPIO enable                                |     |              |
| 61h                    | GPIO Enable Register 2                      | Key8~key10 sets the GPIO enable                               |     | 0000         |
| 62h                    | GPIO Value Register 1                       | Key0~key7 set the GPIO values                                 |     | 0000         |
| 63h                    | GPIO Value Register 2                       | Key8~key10 set the GPIO values                                | R/W |              |
| 64h                    | Slider Enable Register 1                    | Key0~key7 sets the slider enable                              |     | 1110<br>0000 |
| 65h                    | Slider Enable Register 2                    | Key8~key10 sets the slider enable                             |     | 0000<br>0111 |



| 66h                                                           | Slider Status Register1         | Slider status reply1                                   |       | 0000         |
|---------------------------------------------------------------|---------------------------------|--------------------------------------------------------|-------|--------------|
| 67h                                                           | Slider Status Register2         | Slider status reply2                                   | R     | 0000         |
| 68h                                                           | Slider Status Register3         | Slider status reply3                                   |       | 1000<br>0000 |
| 69h                                                           | Key position 1-2 of Slider1     | Shows the position of Slider1                          |       | 0101<br>0110 |
| 6Ah Key position 3-4 of Slider1 Shows the position of Slider1 |                                 | Shows the position of Slider1                          | R/W   | 0111<br>1000 |
| 6Bh                                                           | Key position 5-6 of Slider1     | Shows the position of Slider1                          |       | 1001<br>1010 |
| 6Fh                                                           | Version Control Register        | Shows the firmware version                             | R     | 0100<br>0000 |
| 70h~75h                                                       | Slider Calibration Register 1-6 | Slider calibration from the first Key to the sixth Key |       | 0001<br>0101 |
| 76h                                                           |                                 |                                                        | R/W - | 0000<br>0000 |

#### 00h Main Control Register (Write Only)

| Bit     | D7        | D6           | D5  | D4 | D3 | D2:D0 |  |  |
|---------|-----------|--------------|-----|----|----|-------|--|--|
| Name    | SR        | -            | SDM | SP | -  | -     |  |  |
| Default | 0         | 0            | 0   | 0  | 0  | 000   |  |  |
| SR      | System R  | eset         |     |    |    |       |  |  |
| 0       | Normal M  | Normal Mode  |     |    |    |       |  |  |
| 1       | System R  | System Reset |     |    |    |       |  |  |
| SDM     | Shutdown  | Mode         |     |    |    |       |  |  |
| 0       | Normal M  | ode          |     |    |    |       |  |  |
| 1       | Shutdown  | Mode         |     |    |    |       |  |  |
| SP      | Sleep Moo | Sleep Mode   |     |    |    |       |  |  |
| 0       | Normal M  | Normal Mode  |     |    |    |       |  |  |
| 1       | SLEEP M   | ode          |     |    |    |       |  |  |

#### 00h Main Control Register (Read Only)

| Bit     | D7:D0                                                      |
|---------|------------------------------------------------------------|
| Name    | PID                                                        |
| Default | 0X30                                                       |
| PID     | Product ID, It is read only. User cannot modify the value. |
| Default | 0X30                                                       |

### 01h Interrupt Configuration Register

| Bit     | D7:D4       | D3                           | D2  | D1  | D0 |  |  |
|---------|-------------|------------------------------|-----|-----|----|--|--|
| Name    | -           | MDEND                        | INM | INE | -  |  |  |
| Default | 0000        | 1                            | 0   | 0   | 0  |  |  |
| MDEN    | Maximum Dur | Maximum Duration Time Enable |     |     |    |  |  |
| 0       | Disable     |                              |     |     |    |  |  |
| 1       | Enable      |                              |     |     |    |  |  |

Maximum press function is used to prevent key pressing all the time by accident. When maximum press function is enabled, once key keep pressing at programmed time the key calibration value will be updated.

| INM | Interrupt Mode                                         |
|-----|--------------------------------------------------------|
| 0   | Interrupt Mode 0(Touch key trigger once interrupt)     |
| 1   | Interrupt Mode 1(Touch key trigger repeated interrupt) |

INM bit sets interrupt time for once or multiple. Multiple interrupt is used for key pressing detection.

- INE Interrupt Function Enable
- 0 Disable
- 1 Enable

#### 02h Key Status Register 1 (Read only)

| Bit     | D7:D0     |
|---------|-----------|
| Name    | KS[7:0]   |
| Default | 0000 0000 |

#### 03h Key Status Register 2 (Read only)

| Bit      | D7:D3                 | D2:D0    |
|----------|-----------------------|----------|
| Name     | -                     | KS[10:8] |
| Default  | 0000 0                | 000      |
| KS[10:0] | Key0~Key10 Status     |          |
| 0        | No action             |          |
| 1        | Press or release keys |          |

If the value of KSx is detected over programmed threshold, the corresponding bit will be set to "1".

#### 04h Interrupt Enable Register 1

| Bit     | D7:D0     |
|---------|-----------|
| Name    | KINT[7:0] |
| Default | 1111 1111 |

#### 05h Interrupt Enable Register 2

| Bit     | D7:D3  | D2:D0      |
|---------|--------|------------|
| Name    | -      | KINT[10:8] |
| Default | 0000 0 | 111        |

The Interrupt Enable Register determines whether a sensor pad touch or release (if enabled) causes the interrupt pin to be asserted.

| KINT[10:0] | Key Interrupt Enable |
|------------|----------------------|
| 0          | Disable              |
| 1          | Enable               |

The default value for Interrupt Enable Registers is interrupt enable. Only set INE bit of Interrupt Configuration Register (01h) to "0", INTB pin will generate interrupt signal.

#### 06h Key Enable Register 1

| Bit     | D7:D0     |
|---------|-----------|
| Name    | KEN[7:0]  |
| Default | 1111 1111 |

#### 07h Key Enable Register 2

| Bit            | D7:D3                               | D2:D0 |
|----------------|-------------------------------------|-------|
| Name           | - KEN[10:8]                         |       |
| Default        | 0000 0 111                          |       |
| KEN[10:0]<br>0 | Touch Key Enable Setting<br>Disable |       |



#### 1 Enable

#### 08h Multiple Touch Key Configure Register

| Bit      | D7:D3                                   | D2                                    | D1:D0    |  |
|----------|-----------------------------------------|---------------------------------------|----------|--|
| Name     | -                                       | MKEN                                  | MTK[1:0] |  |
| Default  | 0000 0                                  | 0                                     | 00       |  |
| MKEN     | Multi- Key Enable                       | Multi- Key Enable                     |          |  |
| 0        | Disable                                 |                                       |          |  |
| 1        | Enable                                  |                                       |          |  |
| MTK[1:0] | Multi -Key Selection                    |                                       |          |  |
| 01       | Allow one key triggered at same time    |                                       |          |  |
| 10       | Allow two keys triggered at sa          | Allow two keys triggered at same time |          |  |
| 11       | Allow three keys triggered at same time |                                       |          |  |

#### 09h Auto-Clear Interrupt Register

| Bit               | D7:D4                              | D3                   |             | D2:D0                 |
|-------------------|------------------------------------|----------------------|-------------|-----------------------|
| Name              | -                                  | ACEN                 |             | ACT[2:0]              |
| Default           | 0000                               | 0                    |             | 000                   |
| ACEN              | Auto-Clear Interrupt Enable        |                      |             |                       |
| 0                 | Disable                            |                      |             |                       |
| 1                 | Enable                             |                      |             |                       |
| ACT[2:0]          | Auto-Clear Interrupt Time          |                      |             |                       |
| 000               | 10ms                               |                      |             |                       |
| 001               | 20ms                               |                      |             |                       |
| 010               | 30ms                               |                      |             |                       |
| 011               | 40ms                               |                      |             |                       |
| 100               | 50ms                               |                      |             |                       |
| 101               | 100ms                              |                      |             |                       |
| 110               | 150ms                              |                      |             |                       |
| 111               | 200ms                              |                      |             |                       |
| When ACEN=0 the I | NTR will keep low until MCU read 0 | 2h and 03h registers | When ACEN=1 | if MCU don't read 02h |

When ACEN=0, the INTB will keep low until MCU read 02h and 03h registers. When ACEN=1, if MCU don't read 02h and 03h registers within programmed time (ACT=10ms~200ms), INTB pin will be release automatically.

#### 0Ah Interrupt Repeat Time Register

| Bit        | D7:D4                 | D3:D0    |
|------------|-----------------------|----------|
| Name       | INTRT[3:0]            | MPT[3:0] |
| Default    | 0000                  | 1111     |
| INTRT[3:0] | Interrupt Repeat Time |          |
| 0000       | Close                 |          |
| 0001       | 50ms                  |          |
| 0010       | 100ms                 |          |
| 0011       | 150ms                 |          |
| 0100       | 200ms                 |          |
| 0101       | 250ms                 |          |
| 0110       | 300ms                 |          |
| 0111       | 350ms                 |          |
| 1000       | 400ms                 |          |
| 1001       | 450ms                 |          |
| 1010       | 500ms                 |          |
| 1011       | 600ms                 |          |



| 1100 | 700ms |
|------|-------|
| 1101 | 800ms |
| 1110 | 900ms |
| 1111 | 1s    |

| MPT[3:0] | Multi-key Press Time |
|----------|----------------------|
| 0000     | Close                |
| 0001     | 50ms                 |
| 0010     | 100ms                |
| 0011     | 150ms                |
| 0100     | 200ms                |
| 0101     | 250ms                |
| 0110     | 300ms                |
| 0111     | 350ms                |
| 1000     | 400ms                |
| 1001     | 450ms                |
| 1010     | 500ms                |
| 1011     | 600ms                |
| 1100     | 700ms                |
| 1101     | 800ms                |
| 1110     | 900ms                |
| 1111     | 1s                   |
|          |                      |

When set the INM as 1 and several keys are pressed, it will generate the second interrupt until M\_PRESS\_TIME after the first interrupt. Then wait for INT\_RPT\_TIME to trigger the third interrupt. After all of these if the keys are still pressing, wait for INT\_RPT\_TIME to trigger others interrupt until keys release.

| Bit       | D7                          | D6:D4     | D3:D0    |  |  |
|-----------|-----------------------------|-----------|----------|--|--|
| Name      | ASEN                        | OSCD[2:0] | AST[3:0] |  |  |
| Default   | 0                           | 011       | 1111     |  |  |
| ASEN      | Auto-SLEEP Enable           |           |          |  |  |
| 0         | Disable                     |           |          |  |  |
| 1         | Enable                      |           |          |  |  |
| OSCD[2:0] | Auto-Sleep Oscillator Divis | ion       |          |  |  |
| 000       | 1                           |           |          |  |  |
| 001       | 2                           |           |          |  |  |
| 010       | 4                           |           |          |  |  |
| 011       | 8                           |           |          |  |  |
| 100       | 16                          |           |          |  |  |
| 101       | 32                          |           |          |  |  |
| 110       | 64                          |           |          |  |  |
| 111       | 128                         |           |          |  |  |
| AST[3:0]  | Auto-SLEEP Time             |           |          |  |  |
| 0000      | 0.5s                        |           |          |  |  |
| 0001      | 1s                          |           |          |  |  |
| 0010      | 1.5s                        |           |          |  |  |
| 0011      | 2s                          |           |          |  |  |
| 0100      | 2.5s                        |           |          |  |  |
| 0101      | 3s                          |           |          |  |  |
| 0110      | 3.5s                        |           |          |  |  |
| 0111      | 4s                          |           |          |  |  |
| 1000      | 5s                          |           |          |  |  |

#### 0Bh Auto-SLEEP Set Register



| 1001 | 6s  |
|------|-----|
| 1010 | 7s  |
| 1011 | 8s  |
| 1100 | 9s  |
| 1101 | 10s |
| 1110 | 11s |
| 1111 | 12s |

When ASEN=1 and no actions on touch key and I2C interface, the IC will enter into SLEEP Mode after programmed time (AST).

### 0Ch Exit SLEEP Mode Register 1

| Bit     | D7:D1      |
|---------|------------|
| Name    | ESMEN[7:0] |
| Default | 0000 0000  |

#### 0Dh Exit SLEEP Mode Register 2

| Bit         | D7:D3                                      | D2:D0       |
|-------------|--------------------------------------------|-------------|
| Name        | -                                          | ESMEN[10:8] |
| Default     | 0000 0                                     | 000         |
| ESMEN[10:0] | Exit Sleep Mode Enable                     |             |
| 0           | Touch key can't trigger exiting SLEEP Mode |             |
| 1           | Touch key trigger exiting SLEEP Mode       |             |

When IC is in Normal Mode and ASEN=1, set ESMENx=1 will exit from SLEEP Mode by pressing the corresponding key.

#### 0Eh Gain and Press Time Setting Register

| Bit                    | D7:D4                                   | D3:D0                                                              |
|------------------------|-----------------------------------------|--------------------------------------------------------------------|
| Name                   | GAIN[3:0]                               | MDT[3:0]                                                           |
| Default                | 0010                                    | 1100                                                               |
| GAIN[3:0]              | Gain Control                            |                                                                    |
| 0000                   | 1X                                      |                                                                    |
| 0001                   | 2X                                      |                                                                    |
| 0010                   | 3X                                      |                                                                    |
| 0011                   | 4X                                      |                                                                    |
| 0100                   | 5X                                      |                                                                    |
| 0101                   | 6X                                      |                                                                    |
| 0110                   | 7X                                      |                                                                    |
| 0111                   | 8X                                      |                                                                    |
| 1000                   | 9X                                      |                                                                    |
| 1001                   | 10X                                     |                                                                    |
| 1010                   | 11X                                     |                                                                    |
| 1011                   | 12X                                     |                                                                    |
| 1100                   | 13X                                     |                                                                    |
| 1101                   | 14X                                     |                                                                    |
| 1110                   | 15X                                     |                                                                    |
| 1111                   | 16X                                     |                                                                    |
| The GAIN bits are used | I to set the gain factor. Internal coun | t will count the final value and put it into KEYx_ $\Delta$ COUNT. |

| MDT[3:0] | Max Duration Time |
|----------|-------------------|
| 0000     | 0.5s              |
| 0001     | 1s                |
| 0010     | 2s                |



| 0011 | 3s  |
|------|-----|
| 0100 | 4s  |
| 0101 | 5s  |
| 0110 | 6s  |
| 0111 | 7s  |
| 1000 | 8s  |
| 1001 | 9s  |
| 1010 | 10s |
| 1011 | 11s |
| 1100 | 12s |
| 1101 | 13s |
| 1110 | 14s |
| 1111 | 15s |

MPT bits set the pressing time. When key pressed continue over the programmed time (MDT), system will force to calibrate the pressed key. Set MDEN to "1" will enable this function.

### 0Fh Key Touch Sampling Configure Register

| Bit     | D7:D4                    | D3:D2     | D1:D0    |  |
|---------|--------------------------|-----------|----------|--|
| Name    | SC[3:0]                  | ST[1:0]   | CDS[1:0] |  |
| Default | lt 0010 01               |           | 00       |  |
| SC[3:0] | Touch Key Sampling Count | t Setting |          |  |
| 0000    | 1                        |           |          |  |
| 0001    | 2                        |           |          |  |
| 0010    | 3                        |           |          |  |
| 0011    | 4                        |           |          |  |
| 0100    | 5                        |           |          |  |
| 0101    | 6                        |           |          |  |
| 0110    | 7                        |           |          |  |
| 0111    | 8                        |           |          |  |
| 1000    | 9                        |           |          |  |
| 1001    | 10                       |           |          |  |
| 1010    | 11                       |           |          |  |
| 1011    | 12                       |           |          |  |
| 1100    | 13                       |           |          |  |
| 1101    | 14                       |           |          |  |
| 1110    | 15                       |           |          |  |
| 1111    | 16                       |           |          |  |

SC is used to set average sampling times for each channel. Higher SC value will increase stability and antiinterference ability, but decrease reaction speed.

| ST[1:0]                 | Sampling Time (Single Channel) |
|-------------------------|--------------------------------|
| 00                      | 1                              |
| 01                      | 2                              |
| 10                      | 4                              |
| 11                      | 8                              |
|                         |                                |
| CDS[1:0]                | Cycle Delay Time               |
| 00                      | 0ms                            |
| 01                      | 10ms                           |
| 10                      | 20ms                           |
| 11                      | 30ms                           |
| Sampling 16 channels is | for one cycle.                 |



#### 10h Calibration Configure Register

| Bit      | D7           | D6:D4       | D3:D2 | D1:D0    |
|----------|--------------|-------------|-------|----------|
| Name     | -            | CSC[2:0]    | -     | NDC[1:0] |
| Default  | 0            | 011         | 00    | 00       |
| CSC[2:0] | Calibrate Sa | ample Count |       |          |
| 000      | 2            | -           |       |          |
| 001      | 4            |             |       |          |
| 010      | 8            |             |       |          |
| 011      | 16           |             |       |          |
| 100      | 32           |             |       |          |
| 101      | 64           |             |       |          |
| 110      | 128          |             |       |          |
| 111      | 256          |             |       |          |

| NDC[1:0] | Negative Delta Count |
|----------|----------------------|
| 00       | 4                    |
| 01       | 8                    |
| 10       | 16                   |
| 11       | 32                   |

If channel detects the value over negative threshold (NDTH) for NDC times, it will be calibrated forcibly.

#### 11h Force Calibration Register 1

| Bit     | D7:D0     |
|---------|-----------|
| Name    | FCK[7:0]  |
| Default | 0000 0000 |

#### 12h Force Calibration Register 2

| Bit       | D7:D3                          | D2:D0     |
|-----------|--------------------------------|-----------|
| Name      | -                              | FCK[10:8] |
| Default   | 0000 0                         | 000       |
| FCK[10:0] | Individual Force Calibrate Key |           |
| 0         | Close                          |           |
| 1         | Enable                         |           |

When enable FCKx, the corresponding bit will be set to "0".

#### 13h Noise Threshold Register

| Bit     | D7:D0     |
|---------|-----------|
| Name    | NTH       |
| Default | 0011 0010 |

The noise threshold is from 0~127. It is invalid if NTH>127.

If difference value between samplings is over the programmed threshold, the corresponding noise bit will be set to "1".

#### 14h Noise Indication Register 1 (Read Only)

| Bit     | D7:D0     |
|---------|-----------|
| Name    | NK[7:0]   |
| Default | 0000 0000 |



### 15h Noise Indication Register 2 (Read Only)

| Bit      | D7:D3            | D2:D0    |
|----------|------------------|----------|
| Name     | -                | NK[10:8] |
| Default  | 0000 0           | 000      |
| NK[10:0] | Noise Indication |          |
| 0        | No noise         |          |
| 1        | Noise            |          |

#### 17h Negative Threshold Register

| Bit          | D7:D4                                | D3:D0     |
|--------------|--------------------------------------|-----------|
| Name         | NCTH[3:0]                            | NDTH[3:0] |
| Default      | 0000                                 | 1001      |
| NCTH[3:0]    | Negative Calibrate Threshold Setting |           |
| 0000         | Disabled                             |           |
| 0001         | -10                                  |           |
| 0010         | -20                                  |           |
| 0011         | -30                                  |           |
| 0100         | -40                                  |           |
| 0101         | -50                                  |           |
| 0110         | -60                                  |           |
| 0111         | -70                                  |           |
| 1000         | -80                                  |           |
| 1001         | -90                                  |           |
| 1010         | -100                                 |           |
| 1011         | -110                                 |           |
| 1100         | -120                                 |           |
| 1101         | Not available                        |           |
| 1110         | Not available                        |           |
| 1111         | Not available                        |           |
| NDTH[3:0]    | Negative Delta Threshold Setting     |           |
| 0000         | -1                                   |           |
| 0001         | -2                                   |           |
| 0010         | -3                                   |           |
| 0011         | -4                                   |           |
| 0100         | -5                                   |           |
| 0101         | -6                                   |           |
| 0110         | -7                                   |           |
| 0111         | -8                                   |           |
| 1000         | -9                                   |           |
| 1001         | -10                                  |           |
| 1010         | -11                                  |           |
| 1011         | -12                                  |           |
| 1100         | -13                                  |           |
| 1101         | -14                                  |           |
|              |                                      |           |
| 1110<br>1111 | -15                                  |           |

When negative value is over the programmed threshold (NCTH), the channel will be calibrated forcibly. If negative value is detected over threshold for NDTH times continually, the channel will be calibrated forcibly.



### 18h Wake Up Threshold Register

| Bit     | D7 | D6:D0    |
|---------|----|----------|
| Name    | -  | WTH[6:0] |
| Default | 0  | 000 0101 |

Wake up threshold, the range is 0 - 127

#### 19h Scan Voltage Register

| Bit                                                  | D7                                                                  | D6:D4               | D3     | D2:D0 |
|------------------------------------------------------|---------------------------------------------------------------------|---------------------|--------|-------|
| Name                                                 | VTH                                                                 | ZERO_Time [2:0]     | REFSEL | -     |
| Default                                              | 0                                                                   | 111                 | 0      | 000   |
| VTH                                                  | Scan Voltage                                                        |                     |        |       |
| If $REFSEL = 0$                                      | -                                                                   |                     |        |       |
| 0                                                    | CREF charges to (                                                   | 0.9V                |        |       |
| 1                                                    | CREF charges to 2                                                   | 1.35V               |        |       |
| If REFSEL = 1                                        | -                                                                   |                     |        |       |
| 0                                                    | CREF charges to                                                     | VDDH/2              |        |       |
| 1                                                    | CREF charges to                                                     | VDDH*3/4            |        |       |
|                                                      | ::0]Discharge time o                                                | of C <sub>REF</sub> |        |       |
| 000                                                  | 8 us                                                                | f C <sub>REF</sub>  |        |       |
| 000<br>001                                           | 8 us<br>16 us                                                       | f C <sub>REF</sub>  |        |       |
| 000<br>001<br>010                                    | 8 us<br>16 us<br>24 us                                              | f Cref              |        |       |
| 000<br>001<br>010<br>011                             | 8 us<br>16 us<br>24 us<br>32 us                                     | f C <sub>REF</sub>  |        |       |
| 000<br>001<br>010<br>011<br>100                      | 8 us<br>16 us<br>24 us<br>32 us<br>40 us                            | f C <sub>REF</sub>  |        |       |
| 000<br>001<br>010<br>011<br>100<br>101               | 8 us<br>16 us<br>24 us<br>32 us<br>40 us<br>48 us                   | f Cref              |        |       |
| 000<br>001<br>010<br>011<br>100<br>101<br>110        | 8 us<br>16 us<br>24 us<br>32 us<br>40 us<br>48 us<br>56 us          | f Cref              |        |       |
| 000<br>001<br>010<br>011<br>100<br>101               | 8 us<br>16 us<br>24 us<br>32 us<br>40 us<br>48 us                   | f Cref              |        |       |
| 000<br>001<br>010<br>011<br>100<br>101<br>110        | 8 us<br>16 us<br>24 us<br>32 us<br>40 us<br>48 us<br>56 us          |                     |        |       |
| 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 8 us<br>16 us<br>24 us<br>32 us<br>40 us<br>48 us<br>56 us<br>64 us | urce selection      |        |       |

#### 1Ah Scan Frequency Register 1

| Bit      | D7:D4                | D3:D0    |
|----------|----------------------|----------|
| Name     | SSF[3:0]             | FSF[3:0] |
| Default  | 0111                 | 0011     |
| FSF[3:0] | First scan frequency |          |
| 0000     | 8 MHZ                |          |
| 0001     | 4 MHZ                |          |
| 0010     | 2.67 MHZ             |          |
| 0011     | 2 MHZ                |          |
| 0100     | 1.6 MHZ              |          |
| 0101     | 1.33 MHZ             |          |
| 0110     | 1.14 MHZ             |          |
| 0111     | 1 MHZ                |          |
| 1000     | 0.89 MHZ             |          |
| 1001     | 0.8 MHZ              |          |
| 1010     | 0.73 MHZ             |          |
| 1011     | 0.67 MHZ             |          |
| 1100     | 0.62 MHZ             |          |



| 1101<br>1110<br>1111 | 0.57 MHZ<br>0.53 MHZ<br>0.5M HZ |
|----------------------|---------------------------------|
| SSF[3:0]             | Second scan frequency           |
| 0000                 | 8 MHZ                           |
| 0001                 | 4 MHZ                           |
| 0010                 | 2.67 MHZ                        |
| 0011                 | 2 MHZ                           |
| 0100                 | 1.6 MHZ                         |
| 0101                 | 1.33 MHZ                        |
| 0110                 | 1.14 MHZ                        |
| 0111                 | 1 MHZ                           |
| 1000                 | 0.89 MHZ                        |
| 1001                 | 0.8 MHZ                         |
| 1010                 | 0.73 MHZ                        |
| 1011                 | 0.67 MHZ                        |
| 1100                 | 0.62 MHZ                        |
| 1101                 | 0.57 MHZ                        |
| 1110                 | 0.53 MHZ                        |
| 1111                 | 0.5M HZ                         |

### 1Bh Scan Frequency Register 2

| Bit      | D7:D4                 | D3:D0    |
|----------|-----------------------|----------|
| Name     | OSF[3:0]              | TSF[3:0] |
| Default  | 1011                  | 1000     |
| TSF[3:0] | Third scan frequency  |          |
| 0000     | 8 MHZ                 |          |
| 0001     | 4 MHZ                 |          |
| 0010     | 2.67 MHZ              |          |
| 0011     | 2 MHZ                 |          |
| 0100     | 1.6 MHZ               |          |
| 0101     | 1.33 MHZ              |          |
| 0110     | 1.14 MHZ              |          |
| 0111     | 1 MHZ                 |          |
| 1000     | 0.89 MHZ              |          |
| 1001     | 0.8 MHZ               |          |
| 1010     | 0.73 MHZ              |          |
| 1011     | 0.67 MHZ              |          |
| 1100     | 0.62 MHZ              |          |
| 1101     | 0.57 MHZ              |          |
| 1110     | 0.53 MHZ              |          |
| 1111     | 0.5M HZ               |          |
| OSF[3:0] | Fourth scan frequency |          |
| 0000     | 8 MHZ                 |          |
| 0001     | 4 MHZ                 |          |
| 0010     | 2.67 MHZ              |          |
| 0011     | 2 MHZ                 |          |
| 0100     | 1.6 MHZ               |          |
| 0101     | 1.33 MHZ              |          |
| 0110     | 1.14 MHZ              |          |
| 0111     | 1 MHZ                 |          |
| 1000     | 0.89 MHZ              |          |
| 1001     | 0.8 MHZ               |          |



| 1010 | 0.73 MHZ |
|------|----------|
| 1011 | 0.67 MHZ |
| 1100 | 0.62 MHZ |
| 1101 | 0.57 MHZ |
| 1110 | 0.53 MHZ |
| 1111 | 0.5M HZ  |

### 20h~2Ah KEY0~KEY10 Variation Value Register (Read Only)

| Bit        | D7                 | D6:D0            |
|------------|--------------------|------------------|
| Name       | SIGN               | KEYx_ΔCOUNT[6:0] |
| Default    | 0                  | 000 0000         |
| SIGB       | Sign bit           |                  |
| 0          | Positive           |                  |
| 1          | Negative           |                  |
| KEYx_ΔCOUN | T[6:0] Key Value ( | Count            |

#### 30h~3Ah KEY0~KEY10 Threshold Set Register

| Bit          | D7            | D6:D0        |
|--------------|---------------|--------------|
| Name         | -             | KEYx_TH[6:0] |
| Default      | 0             | 011 0000     |
| KEYx_TH[6:0] | Key Threshold |              |

0~127

#### 40h, 42h ... 52h, 54h KEY0~KEY10 Calibration Low Byte Register (Read Only)

| Bit     | D7:D0      |  |  |
|---------|------------|--|--|
| Name    | KEY0_CAL_L |  |  |
| Default | 0000 0000  |  |  |

#### 41h, 43h ... 53h, 55h KEY0~KEY10 Calibration High Byte Register (Read only)

| Bit     | D7:D0      |
|---------|------------|
| Name    | KEY0_CAL_H |
| Default | 0000 0000  |

#### 60h GPIO Enable Register 1

| Bit     | D7:D0       |
|---------|-------------|
| Name    | GPIOEN[7:0] |
| Default | 0000 0000   |

#### 61h GPIO Enable Register 2

| Bit          | D7:D3                                                                                                                          | D2:D0        |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------|--------------|--|
| Name         | -                                                                                                                              | GPIOEN[10:8] |  |
| Default      | 0000 0                                                                                                                         | 000          |  |
| GPIOEN[10:0] | Enable KEY0~KEY10 GPIO Mode                                                                                                    |              |  |
| 0            | Disable Touch key channel enter GPIO Mode                                                                                      |              |  |
| 1            | Enable Touch key channel enter GPIO Mode; A channel cannot be a Touch key or Slider<br>sensor while it's was set to be a GPIO. |              |  |



#### 62h GPIO Value Register 1

| Bit     | D7:D0     |
|---------|-----------|
| Name    | GPV[7:0]  |
| Default | 0000 0000 |

#### 63h GPIO Value Register 2

| Bit       | D7:D3                                                           | D2:D0     |
|-----------|-----------------------------------------------------------------|-----------|
| Name      | -                                                               | GPV[10:8] |
| Default   | 0000 0                                                          | 000       |
| GPV[10:0] | 62h and 63h registers define the KEY0~KEY10 GPIO values.        |           |
| 0         | GPIO = 0, if the related Enable GPIO Register $1/2$ is enabled. |           |
| 1         | GPIO = 1, if the related Enable GPIO Register 1/2 is enabled.   |           |

#### 64h Slider Enable Register 1

| Bit     | D7:D0     |
|---------|-----------|
| Name    | SLEN[7:0] |
| Default | 1110 0000 |

#### 65h Slider Enable Register 2

| Bit        | D7:D3                                                                                                                         | D2:D0      |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------|------------|--|
| Name       | -                                                                                                                             | SLEN[10:8] |  |
| Default    | 0000 0                                                                                                                        | 111        |  |
| SLEN[10:0] | Enable KEY0~KEY10 Slider Mode                                                                                                 |            |  |
| 0          | Disable Touch key channel enter Slider Mode                                                                                   |            |  |
| 1          | Enable Touch key channel enter Slider Mode; A channel cannot be a Touch key sensor or GPIO while it's was set to be a Slider. |            |  |

A slider is composed of six Touch Key sensors. Users can use a GUI to select certain Touch Key sensors.

#### 66h Slider Status Register1 (Read Only)

| Bit                   | D7                             | D6:D0                 |  |
|-----------------------|--------------------------------|-----------------------|--|
| Name                  | ACT                            | Initial position[6:0] |  |
| Default               | 0                              | 000 0000              |  |
| ACT                   | Indicator.                     |                       |  |
| 0                     | No action                      | No action             |  |
| 1                     | Activated                      |                       |  |
| Initial position[6:0] | The initial position of slider |                       |  |

#### 67h Slider Status Register2 (Read Only)

| Bit              | D7                        | D6:D0             |  |
|------------------|---------------------------|-------------------|--|
| Name             | Direction                 | End position[6:0] |  |
| Default          | 0                         | 000 0000          |  |
| Direction        | Direction of slider.      |                   |  |
| 0                | Rotated to left.          | Rotated to left.  |  |
| 1                | Rotated to right          | Rotated to right  |  |
| End position[6:0 | ] The end position of sli | der               |  |



#### 68h Slider Status Register3

| Bit           | D7                             | D6:D0           |
|---------------|--------------------------------|-----------------|
| Name          | STA                            | Duration[6:0]   |
| Default       | 1                              | 000 0000        |
| STA           | Status of slider.              |                 |
| 0             | Wheel mode                     |                 |
| 1             | Slider mode                    |                 |
| Duration[6:0] | Duration from initial position | to end position |

#### 69h Key position 1-2 of Slider1

| Bit       | D7:D4                                                                                          | D3:D0     |
|-----------|------------------------------------------------------------------------------------------------|-----------|
| Name      | S1K1[3:0]                                                                                      | S1K2[3:0] |
| Default   | 0101                                                                                           | 0110      |
| S1Kx[3:0] | This register shows which Key represents Slider1 the first Key, S1K1, and the second Key S1K2. |           |

#### 6Ah Key position 3-4 of Slider1

| Bit       | D7:D4                                                                                         | D3:D0     |
|-----------|-----------------------------------------------------------------------------------------------|-----------|
| Name      | S1K3[3:0]                                                                                     | S1K4[3:0] |
| Default   | 0111                                                                                          | 1000      |
| S1Kx[3:0] | This register shows which Key represents Slider1 the third Key S1K3, and the fourth key S1K4. |           |

#### 6Bh Key position 5-6 of Slider1

| Bit       | D7:D4                                                                                        | D3:D0     |
|-----------|----------------------------------------------------------------------------------------------|-----------|
| Name      | S1K5[3:0]                                                                                    | S1K6[3:0] |
| Default   | 1001                                                                                         | 1010      |
| S1Kx[3:0] | This register shows which Key represents Slider1 the fifth Key S1K5, and the sixth key S1K6. |           |

#### 6Fh Version Control Register (Read Only)

| Bit       | D7:D6                                                                      | D5:D3     | D2:D0     |
|-----------|----------------------------------------------------------------------------|-----------|-----------|
| Name      | VCR1[1:0]                                                                  | VCR2[2:0] | VCR3[2:0] |
| Default   | 01                                                                         | 000       | 000       |
| VCRx      | This register shows the firmware version.                                  |           |           |
| VCR1[1:0] | The major modification that cannot compatible with previous version        |           |           |
| VCR2[2:0] | Added functions and the functions should be backward compatible.           |           |           |
| VCR3[2:0] | Shows the bug modification and the revision should be backward compatible. |           |           |

#### 70h~75h Slider Calibration Register 1-6

| Bit        | D7:D0                                                                                                                                                   |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name       | SCRKx                                                                                                                                                   |
| Default    | 0001 0101                                                                                                                                               |
| SCRKx[3:0] | These registers are used for slider calibration. The slider is composed of six touch keys. The range of x is from 1 to 6 which means as key 1 to key 6. |



### 76h Spread Spectrum Configuration Register

| Bit      | D7:D4                                                                                                                                                              | D3:D2                                                                                         | D1:D0 |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|
| Name     | SSR[3:0]                                                                                                                                                           | SSA[1:0]                                                                                      | -     |
| Default  | 0000                                                                                                                                                               | 00                                                                                            | -     |
| SSC      |                                                                                                                                                                    | jister. Spread spectrum is a techniq<br>over a particular bandwidth is sprea<br>I as follows: |       |
| SSR[3:0] | SSR[3:0] defines the spread spectrum sweep rate. If the SCR[3:0] = 0, then spread spectrum is disabled.                                                            |                                                                                               |       |
| SSA[1:0] | SSA[1:0] defines the amplitude of spread spectrum frequency change. The frequency is changed by adding SSA[1:0] range to the actual internal OSC control register. |                                                                                               |       |
| 11       | +/- 32                                                                                                                                                             |                                                                                               | 0     |
| 10       | +/- 16                                                                                                                                                             |                                                                                               |       |
| 01       | +/- 8                                                                                                                                                              |                                                                                               |       |
| 00       | +/- 4                                                                                                                                                              |                                                                                               |       |
|          |                                                                                                                                                                    |                                                                                               |       |

#### **CLASSIFICATION REFLOW PROFILES**

| Profile Feature                                                                                    | Pb-Free Assembly                 |
|----------------------------------------------------------------------------------------------------|----------------------------------|
| Preheat & Soak<br>Temperature min (Tsmin)<br>Temperature max (Tsmax)<br>Time (Tsmin to Tsmax) (ts) | 150°C<br>200°C<br>60-120 seconds |
| Average ramp-up rate (Tsmax to Tp)                                                                 | 3°C/second max.                  |
| Liquidous temperature (TL)<br>Time at liquidous (tL)                                               | 217°C<br>60-150 seconds          |
| Peak package body temperature (Tp)*                                                                | Max 260°C                        |
| Time (tp)** within 5°C of the specified<br>classification temperature (Tc)                         | Max 30 seconds                   |
| Average ramp-down rate (Tp to Tsmax)                                                               | 6°C/second max.                  |
| Time 25°C to peak temperature                                                                      | 8 minutes max.                   |





### **PACKAGE INFORMATION**

QFN-60 RECOMMENDED LAND PATTERN









### NOTE:

- 1. CONTROLLING DIMENSION: MM
- 2. REFERENCE DOCUMENT: JEDEC MO-220
- 3. THE PIN'S SHARP AND THERMAL PAD SHOWS DIFFERENT SHAPE AMONG DIFFERENT FACTORIES.





### **REVISION HISTORY**

| Revision | Detail Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Date       |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| А        | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2019.11.08 |
| В        | <ol> <li>Removed MCU's function.</li> <li>Added I<sup>2</sup>C command to control touch key and LED driver.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2020.04.30 |
| С        | <ol> <li>Modified touch key 00h register. The register can be read and write.</li> <li>Modified touch key 01h register. Swap the definition of enable and disable. Default<br/>is disable.</li> <li>Modified 68h. Bit7 can read and write.</li> <li>Modified 69h~6Eh. These registers can read and write</li> <li>Added 1Ah, 1Bh in the register function table</li> <li>Added 70h~75h, used for slider calibration</li> <li>Revised default values.</li> <li>Modified the maximum touch key from 13 to 11</li> <li>Modified the version control register</li> <li>Added 76h, used for spread spectrum control</li> <li>Modified GUI pictures on section 1.1</li> </ol> | 2020.08.10 |