









**DRV8231** SLVSFZ7 - NOVEMBER 2021

# DRV8231 3.7-A Brushed DC Motor Driver with Integrated Current Regulation

#### 1 Features

- N-channel H-bridge brushed DC motor driver
- 4.5-V to 33-V operating supply voltage range
- Pin-to-pin, R<sub>DS(on)</sub>, voltage, and current sense/ regulation variants (external shunt resistor and integrated current mirror)
  - DRV8870: 6.5-V to 45-V, 565-m $\Omega$ , shunt
  - DRV8251: 4.5-V to 48-V, 450-mΩ, shunt
  - DRV8251A: 4.5-V to 48-V, 450-mΩ, mirror
  - DRV8231: 4.5-V to 33-V, 600-mΩ, shunt
  - DRV8231A: 4.5-V to 33-V, 600-mΩ, mirror
- High output current capability: 3.7-A Peak
- PWM control interface
- Supports 1.8-V, 3.3-V, and 5-V logic inputs
- Integrated current regulation
- Low-power sleep mode
  - <1- $\mu$ A at V<sub>VM</sub> = 24-V, T<sub>J</sub> = 25°C
- Small package and footprint
  - 8-Pin WSON with PowerPAD<sup>™</sup>, 2.0 × 2.0 mm
  - 8-Pin HSOP with PowerPAD<sup>™</sup>, 4.9 × 6.0 mm
- Integrated protection features
  - VM undervoltage lockout (UVLO)
  - Auto-retry overcurrent protection (OCP)
  - Thermal shutdown (TSD)

# 2 Applications

- **Printers**
- Vacuum robot
- Washer and dryer
- Coffee machine
- **POS** printer
- **Electricity meter**
- ATMs (Automated Teller Machines)
- Ventilators
- Surgical equipment
- Electronic hospital bed and bed control
- Fitness machine

## 3 Description

The DRV8231 device is an integrated motor driver with N-channel H-bridge, charge pump, current regulation, and protection circuitry. The charge pump improves efficiency by supporting N-channel MOSFET half bridges and 100% duty cycle driving.

The DRV8231 implements a current regulation feature by comparing the analog input VREF and the voltage across a current-sense shunt resistor on the ISEN pin. The ability to limit current can significantly reduce large currents during motor startup and stall conditions.

A low-power sleep mode achieves ultra-low quiescent current draw by shutting down most of the internal circuitry. Internal protection features include supply undervoltage lockout, output overcurrent, and device overtemperature.

The DRV8231 is part of a family of devices which come in pin-to-pin, scalable  $R_{DS(on)}$  and supply voltage options to support various loads and supply rails with minimal design changes. See Section 5 for information on the devices in this family. View the full portfolio of brushed motor drivers on ti.com.

#### Device Information (1)

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| DRV8231     | HSOP (8) | 4.90 mm × 6.00 mm |
| DIXVOZJI    | WSON (8) | 2.00 mm × 2.00 mm |

For all available packages, see the orderable addendum at the end of the data sheet.

### Simplified Schematic





# **Table of Contents**

| 1 Features                           | .1 8.5 Device Functional Modes1                         | 4  |
|--------------------------------------|---------------------------------------------------------|----|
| 2 Applications                       | .1 8.6 Pin Diagrams                                     | 5  |
| 3 Description                        |                                                         |    |
| 4 Revision History                   |                                                         |    |
| 5 Device Comparison                  |                                                         |    |
| 6 Pin Configuration and Functions    |                                                         |    |
| 7 Specifications                     |                                                         | 30 |
| 7.1 Absolute Maximum Ratings         |                                                         | 30 |
| 7.2 ESD Ratings                      |                                                         |    |
| 7.3 Recommended Operating Conditions | .4 11.1 Layout Guidelines3                              | 31 |
| 7.4 Thermal Information              |                                                         |    |
| 7.5 Electrical Characteristics       | .5 12 Device and Documentation Support3                 | 3  |
| 7.6 Typical Characteristics          | 6 12.1 Documentation Support3                           | 3  |
| 7.7 Timing Diagrams                  | 8 12.2 Receiving Notification of Documentation Updates3 | 33 |
| 8 Detailed Description               | .9 12.3 Community Resources3                            | 3  |
| 8.1 Overview                         |                                                         | 3  |
| 8.2 Functional Block Diagram         | 9 13 Mechanical, Packaging, and Orderable               |    |
| 8.3 External Components              |                                                         | 3  |
| 8.4 Feature Description              |                                                         |    |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| November 2021 | *        | Initial Release |



# **5 Device Comparison**

## **Table 5-1. Device Comparison Table**

| Device name | Supply<br>voltage (V) | $R_{DS(on)}$ $(m\Omega)$ | Current regulation | Current-sense feedback | Overcurrent protection response | Package                    | Pin-to-pin devices   |
|-------------|-----------------------|--------------------------|--------------------|------------------------|---------------------------------|----------------------------|----------------------|
| DRV8870     | 6.5 to 45             | 565                      |                    |                        | Automatic Retry                 | HSOP (4.9x6)               | D D) (0.000          |
| DRV8251     | 4.5 to 48             | 450                      | External Shunt     | External               | Latched Disable                 | HSOP (4.9x6)               | DRV8870,<br>DRV8251. |
| DRV8231     | 4.5 to 33             | 600                      | Resistor Amplifier |                        | Automatic Retry                 | HSOP (4.9x6)<br>WSON (2x2) | DRV8231              |
| DRV8251A    | 4.5 to 48             | 450                      | ,                  |                        | Automatic Retry                 | HSOP (4.9x6)               | DRV8251A,            |
| DRV8231A    | 4.5 to 33             | 600                      | Internal current   | mirror (IPROPI)        | Automatic Retry                 | HSOP (4.9x6)<br>WSON (2x2) | DRV8231A,            |

# **6 Pin Configuration and Functions**



Figure 6-1. DDA Package 8-Pin HSOP Top View

Figure 6-2. DSG Package 8-Pin HSOP Top View

**Table 6-1. Pin Functions** 

| PIN  | PIN |                                                                                                                                                                                                  | PIN                                                                                                                                                               |  | DESCRIPTION |
|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| NAME | NO. | ITPE                                                                                                                                                                                             | DESCRIPTION                                                                                                                                                       |  |             |
| GND  | 1   | PWR                                                                                                                                                                                              | Logic ground. Connect to board ground                                                                                                                             |  |             |
| IN1  | 3   | I                                                                                                                                                                                                | Logic inputs. Controls the H-bridge output. Has internal pulldowns. See Table 8-2.                                                                                |  |             |
| IN2  | 2   | I                                                                                                                                                                                                | Logic inputs. Controls the H-bridge output. Has internal pulldowns. See Table 8-2.                                                                                |  |             |
| ISEN | 7   | PWR High-current ground path. If using current regulation, connect ISEN to a resistor (low-value high-power-rating) to ground. If not using current regulation, connect ISEN directly to ground. |                                                                                                                                                                   |  |             |
| OUT1 | 6   | 6 O H-bridge output. Connect directly to the motor or other inductive load.                                                                                                                      |                                                                                                                                                                   |  |             |
| OUT2 | 8   | 0                                                                                                                                                                                                | H-bridge output. Connect directly to the motor or other inductive load.                                                                                           |  |             |
| VM   | 5   | PWR                                                                                                                                                                                              | 4.5-V to 48-V power supply. Connect a 0.1-μF bypass capacitor to ground, as well as sufficient bulk capacitance, rated for the VM voltage.                        |  |             |
| VREF | 4   | I                                                                                                                                                                                                | Analog input. Apply a voltage between 0 to 5 V. For information on current regulation, see the Section 8.4.2 section.                                             |  |             |
| PAD  |     | _                                                                                                                                                                                                | Thermal pad. Connect to board ground. For good thermal dissipation, use large ground planes on multiple layers, and multiple nearby vias connecting those planes. |  |             |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)(1)

|                                       |                                      | MIN                   | MAX                   | UNIT |
|---------------------------------------|--------------------------------------|-----------------------|-----------------------|------|
| Power supply pin voltage              | VM                                   | -0.3                  | 35                    | V    |
| Power supply transient voltage ramp   | VM                                   | 0                     | 2                     | V/µs |
| Logic pin voltage                     | INx                                  | -0.3                  | 7                     | V    |
| Reference input pin voltage           | VREF                                 | -0.3                  | 6                     | V    |
| Output pin voltage                    | OUTx                                 | -0.7                  | VM + 0.7              | V    |
| Current sense input pin voltage       | ISEN                                 | -0.5                  | 1                     | V    |
| Output current                        | OUTx                                 | Internally<br>Limited | Internally<br>Limited | Α    |
| Junction temperature, T <sub>A</sub>  | Junction temperature, T <sub>A</sub> | -40                   | 125                   | °C   |
| Junction temperature, T <sub>J</sub>  |                                      | -40                   | 150                   | °C   |
| Storage temperature, T <sub>stg</sub> |                                      | -65                   | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 7.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | v    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ± 2000 V may actually have higher performance.

## 7.3 Recommended Operating Conditions

over operating temperature range (unless otherwise noted)

|                      |                                |      | MIN | NOM MAX | UNIT |
|----------------------|--------------------------------|------|-----|---------|------|
| $V_{VM}$             | Power supply voltage           | VM   | 4.5 | 33      | V    |
| V <sub>VREF</sub>    | Reference voltage              | VREF | 0   | 5       | V    |
| V <sub>IN</sub>      | Logic input voltage            | INx  | 0   | 5.5     | V    |
| f <sub>PWM</sub>     | PWM frequency                  | INx  | 0   | 200     | kHz  |
| I <sub>OUT</sub> (1) | Peak output current            | OUTx | 0   | 3.7     | Α    |
| TJ                   | Operating junction temperature |      | -40 | 150     | °C   |

<sup>(1)</sup> Power dissipation and thermal limits must be observed

## 7.4 Thermal Information

|                       |                                            |            | DRV8231    |      |
|-----------------------|--------------------------------------------|------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>              | DDA (HSOP) | DSG (WSON) | UNIT |
|                       |                                            | 8 PINS     | 8 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance     | 42.8       | 66.5       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance  | 57.6       | 77.8       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance       | 16.8       | 32.8       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter | 5.4        | 2.2        | °C/W |

Product Folder Links: DRV8231

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ± 500 V may actually have higher performance.



|                               |                                              |            | DRV8231    |      |
|-------------------------------|----------------------------------------------|------------|------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | DDA (HSOP) | DSG (WSON) | UNIT |
|                               |                                              | 8 PINS     | 8 PINS     |      |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 16.8       | 32.7       | °C/W |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | 6.2        | 12.2       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Electrical Characteristics

 $4.5 \text{ V} \le \text{V}_{\text{VM}} \le 33 \text{ V}, -40 ^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150 ^{\circ}\text{C}$  (unless otherwise noted). Typical values are at T<sub>J</sub> = 25  $^{\circ}\text{C}$  and V<sub>VM</sub> = 24 V.

|                        | PARAMETER                                     | TEST CONDITIONS                                              | MIN  | TYP | MAX  | UNIT |
|------------------------|-----------------------------------------------|--------------------------------------------------------------|------|-----|------|------|
| POWER SU               | PPLY (VM)                                     |                                                              |      |     | -    |      |
| I <sub>VMQ</sub>       | VM sleep mode current                         | V <sub>VM</sub> = 24 V, IN1 = IN2 = 0, T <sub>J</sub> = 25°C |      |     | 1    | μA   |
| I <sub>VM</sub>        | VM active mode current                        | V <sub>VM</sub> = 24 V, IN1 = IN2 = 1                        |      | 3   | 4    | mA   |
| t <sub>WAKE</sub>      | Turnon time                                   | Control signal to active mode                                |      |     | 250  | μs   |
| t <sub>SLEEP</sub>     | Turnoff time                                  | Control signal to sleep mode                                 | 0.8  |     | 1.5  | ms   |
| LOGIC-LEV              | EL INPUTS (INx)                               |                                                              |      |     | '    |      |
| V <sub>IL</sub>        | Input logic low voltage                       |                                                              |      |     | 0.5  | V    |
| V <sub>IH</sub>        | Input logic high voltage                      |                                                              | 1.5  |     |      | V    |
| V <sub>HYS</sub>       | Input hysteresis                              |                                                              |      | 200 |      | mV   |
| I <sub>IL</sub>        | Input logic low current                       | V <sub>IN</sub> = 0 V                                        | -1   |     | 1    | μA   |
| I <sub>IH</sub>        | Input logic high current                      | V <sub>IN</sub> = 3.3 V                                      |      | 33  | 100  | μA   |
| R <sub>PD</sub>        | Input pulldown resistance                     | To GND                                                       |      | 100 |      | kΩ   |
| DRIVER OU              | ITPUTS (OUTx)                                 |                                                              |      |     | '    |      |
| R <sub>DS(on)_HS</sub> | High-side MOSFET on resistance                | V <sub>VM</sub> = 24 V, I = 1 A, f <sub>PWM</sub> = 25 kHz   |      | 300 |      | mΩ   |
| R <sub>DS(on)_LS</sub> | Low-side MOSFET on resistance                 | V <sub>VM</sub> = 24 V, I = 1 A, f <sub>PWM</sub> = 25 kHz   |      | 300 |      | mΩ   |
| V <sub>SD</sub>        | Body diode forward voltage                    | I <sub>OUT</sub> = 1 A                                       |      | 0.8 |      | V    |
| t <sub>RISE</sub>      | Output rise time                              | V <sub>VM</sub> = 24 V, OUTx rising from 10% to 90%          |      | 220 |      | ns   |
| t <sub>FALL</sub>      | Output fall time                              | V <sub>VM</sub> = 24 V, OUTx falling from 90% to 10%         |      | 220 |      | ns   |
| t <sub>PD</sub>        | Input to output propagation delay             | INx to OUTx                                                  |      | 0.7 | 1    | μs   |
| t <sub>DEAD</sub>      | Output dead time                              |                                                              |      | 200 |      | ns   |
| SHUNT CUI              | RRENT SENSE AND REGULATION (I                 | SEN, VREF)                                                   |      |     | '    |      |
| A <sub>V</sub>         | ISEN gain                                     | VREF = 2.5 V                                                 | 9.6  | 10  | 10.4 | V/V  |
| t <sub>OFF</sub>       | Current regulation off time                   |                                                              |      | 25  |      | μs   |
| t <sub>BLANK</sub>     | Current regulation blanking time              |                                                              |      | 2   |      | μs   |
| PROTECTION             | ON CIRCUITS                                   |                                                              |      |     |      |      |
| \/                     | Supply undervoltere legical (IIVII O)         | Supply rising                                                | 4.15 | 4.3 | 4.45 | V    |
| $V_{UVLO}$             | Supply undervoltage lockout (UVLO)            | Supply falling                                               | 4.05 | 4.2 | 4.35 | V    |
| V <sub>UVLO_HYS</sub>  | Supply UVLO hysteresis                        | Rising to falling threshold                                  |      | 100 |      | mV   |
| t <sub>UVLO</sub>      | Supply undervoltage deglitch time             |                                                              |      | 10  |      | μs   |
| I <sub>OCP</sub>       | Overcurrent protection trip point             |                                                              | 3.7  |     |      | Α    |
| V <sub>OCP_ISEN</sub>  | Overcurrent protection trip point on ISEN pin |                                                              |      | 0.7 |      | V    |
| t <sub>OCP</sub>       | Overcurrent protection deglitch time          |                                                              |      | 1.5 |      | μs   |
| t <sub>RETRY</sub>     | Overcurrent protection retry time             |                                                              |      | 3   |      | ms   |
| T <sub>TSD</sub>       | Thermal shutdown temperature                  |                                                              | 150  | 175 |      | °C   |
| T <sub>HYS</sub>       | Thermal shutdown hysteresis                   |                                                              |      | 40  |      | °C   |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



## 7.6 Typical Characteristics



Figure 7-1. Sleep Current ( $I_{VMQ}$ ) vs. Supply Voltage ( $V_{VM}$ )



Figure 7-2. Sleep Current ( $I_{VMQ}$ ) vs. Junction Temperature ( $I_{.1}$ )



Figure 7-3. Active Current ( $I_{VM}$ ) vs. Supply Voltage ( $V_{VM}$ )



Figure 7-4. Active Current (I<sub>VM</sub>) vs. Junction Temperature (T<sub>J</sub>)



Figure 7-5. High-Side R<sub>DS(on)</sub> vs. VM Supply Voltage



Figure 7-6. High-Side  $R_{DS(on)}$  vs. Junction Temperature  $(T_J)$ 







Figure 7-7. Low-Side R<sub>DS(on)</sub> vs. VM Supply Voltage

Figure 7-8. Low-Side  $R_{DS(on)}$  vs. Junction Temperature  $(T_J)$ 



Figure 7-9. Current Regulation Gain (A<sub>V</sub>) vs. Reference Voltage (VREF)



# 7.7 Timing Diagrams



Figure 7-10. Input-to-Output Timing



# 8 Detailed Description

## 8.1 Overview

The DRV8231 is an 8-pin device for driving brushed DC motors from a 4.5-V to 33-V supply rail. Two logic inputs control the H-bridge driver, which consists of four N-channel MOSFETs that have a typical  $R_{DS(on)}$  of 600 m $\Omega$  (including one high-side and one low-side FET). A single power input, VM, serves as both device power and the motor winding bias voltage. The integrated charge pump of the device boosts VM internally and fully enhances the high-side FETs. Motor speed can be controlled with pulse-width modulation at frequencies between 0 to 200 kHz. The device enters a low-power sleep mode by bringing both inputs low.

The DRV8231 also integrates current regulation using an external shunt resistor on the ISEN pin. This allows the device to limit the output current with a fixed off-time PWM chopping scheme to limit inrush and stall currents. The current regulation level can be configured during motor operation through the VREF pin to limit the load current accordingly to the system demands.

A variety of integrated protection features protect the device in the case of a system fault. These include undervoltage lockout (UVLO), overcurrent protection (OCP), and overtemperature shutdown (TSD).

## 8.2 Functional Block Diagram



# 8.3 External Components

Table 8-1 lists the recommended external components for the device.

Table 8-1. Recommended external components

| COMPONENT        | PIN 1 | PIN 2 | RECOMMENDED                                  |
|------------------|-------|-------|----------------------------------------------|
| C <sub>VM1</sub> | VM    | GND   | 0.1-μF, low ESR ceramic capacitor, VM-rated. |
| C <sub>VM2</sub> | VM    | GND   | Section 10.1, VM-rated.                      |

Copyright © 2022 Texas Instruments Incorporated



## 8.4 Feature Description

### 8.4.1 Bridge Control

The DRV8231 output consists of four N-channel MOSFETs that are designed to drive high current. These outputs are controlled by the two logic inputs IN1 and IN2 as listed in Table 8-2.

Table 8-2. H-Bridge Control

| IN1 | IN2 | OUT1   | OUT2   | DESCRIPTION                                                   |
|-----|-----|--------|--------|---------------------------------------------------------------|
| 0   | 0   | High-Z | High-Z | Coast; H-bridge disabled to High-Z (sleep entered after 1 ms) |
| 0   | 1   | L      | Н      | Reverse (Current OUT2 → OUT1)                                 |
| 1   | 0   | Н      | L      | Forward (Current OUT1 → OUT2)                                 |
| 1   | 1   | L      | L      | Brake; low-side slow decay                                    |

The inputs can be set to static voltages for 100% duty cycle drive, or they can be pulse-width modulated (PWM) for variable motor speed. When using PWM, switching between driving and braking typically works best. For example, to drive a motor forward with 50% of the maximum RPM, IN1 = 1 and IN2 = 0 during the driving period, and IN1 = 1 and IN2 = 1 during the other period. Alternatively, the coast mode (IN1 = 0, IN2 = 0) for *fast current decay* is also available. Figure 8-1 shows how the motor current flows through the H-bridge. The input pins can be powered before VM is applied.



Figure 8-1. H-Bridge Current Paths

When an output changes from driving high to driving low, or driving low to driving high, dead time is automatically inserted to prevent shoot-through. The  $t_{DEAD}$  time is the time in the middle when the output is High-Z. If the output pin is measured during  $t_{DEAD}$ , the voltage depends on the direction of current. If the current is leaving the pin, the voltage is a diode drop below ground. If the current is entering the pin, the voltage is a diode drop above VM. This diode is the body diode of the high-side or low-side FET.

The propagation delay time  $(t_{PD})$  is measured as the time between an input edge to output change. This time accounts for input deglitch time and other internal logic propagation delays. The input deglitch time prevents noise on the input pins from affecting the output state. Additional output slew delay timing accounts for FET turn on or turn off times  $(t_{RISE})$  and  $t_{RISE}$  and  $t_{RISE}$ 

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

Figure 8-2 below shows the timing of the inputs and outputs of the motor driver.



Figure 8-2. H-Bridge Timing Diagram

#### 8.4.2 Current Regulation

The DRV8231 device limits the output current based on the analog input, VREF, and the resistance of an external sense resistor on the ISEN pin,  $R_{SENSE}$ , according to Equation 1:

$$I_{TRIP} = \frac{VREF}{A_V \times R_{SENSE}} = \frac{VREF}{10 \times R_{SENSE}} \tag{1}$$

By using current regulation, the device input pins can be set for 100% duty cycle, while the device switches the outputs to keep the motor current at the  $I_{TRIP}$  level. For example, if VREF = 3.3 V and a  $R_{SENSE}$  = 0.15  $\Omega$ , the DRV8231 limits motor current to 2.2 A during high torque conditions. For guidelines on selecting a sense resistor, see the Section 9.2.1.2.3 section.

When  $I_{TRIP}$  is reached, the device enforces slow current decay by enabling both low-side FETs, and it does this for a time of  $t_{OFF}$ .





Figure 8-3. Current-Regulation Time Periods

After  $t_{OFF}$  elapses, the output is re-enabled according to the two inputs, INx. The drive time ( $t_{DRIVE}$ ) until reaching another  $I_{TRIP}$  event heavily depends on the VM voltage, the back-EMF of the motor, and the inductance of the motor.

If current regulation is not required, the ISEN pin should be directly connected to the PCB ground plane. The VREF voltage must still be 0.3~V to 5~V, and larger voltages provide greater noise margin. This provides the highest-possible peak current which is up to  $I_{OCP,min}$  for a few hundred milliseconds (depending on PCB characteristics and the ambient temperature). If current exceeds  $I_{OCP,min}$ , the device may enter the fault mode due to overcurrent protection (OCP) or overtemperature shutdown (TSD).



#### 8.4.3 Protection Circuits

The DRV8231 device is fully protected against VM undervoltage, overcurrent, and overtemperature events.

## 8.4.3.1 Overcurrent Protection (OCP)

An analog current limit circuit on each FET limits the current through the FET by limiting the gate drive internally. If this analog current limit persists for longer than the OCP deglitch time ( $t_{OCP}$ ), all FETs in the H-bridge will disable. The driver re-enables after the OCP retry period ( $t_{RETRY}$ ) has passed. If the fault condition is still present, the cycle repeats as shown in Figure 8-4.



Figure 8-4. OCP Operation

Overcurrent conditions are detected independently on both high- and low-side FETs. This means that a short to ground, supply, or across the motor winding will all result in an overcurrent shutdown. The ISEN pin also integrates a separate overcurrent trip threshold specified by  $V_{\text{OCP\_ISEN}}$  for additional protection when the VM voltage is low or the  $R_{\text{SENSE}}$  resistance on the ISEN pin is high.

#### 8.4.3.2 Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge are disabled. After the die temperature has fallen to a safe level, operation automatically resumes.

### 8.4.3.3 VM Undervoltage Lockout (UVLO)

Whenever the voltage on the VM pin falls below the UVLO falling threshold voltage,  $V_{UVLO}$ , all circuitry in the device is disabled, the output FETS are disabled, and all internal logic is reset. Operation continues when the  $V_{VM}$  voltage rises above the UVLO rising threshold as shown in Figure 8-5.



Figure 8-5. VM UVLO Operation



#### 8.5 Device Functional Modes

Table 8-3 summarizes the DRV8231 functional modes described in this section.

| Table 8-3. Modes of Op | eration |
|------------------------|---------|
|------------------------|---------|

| MODE                 | CONDITION               | H-BRIDGE  | INTERNAL CIRCUITS |
|----------------------|-------------------------|-----------|-------------------|
| Active Mode          | IN1 or IN2 = logic high | Operating | Operating         |
| Low-Power Sleep Mode | IN1 = IN2 = logic low   | Disabled  | Disabled          |
| Fault Mode           | Any fault condition met | Disabled  | See Table 8-4     |

#### 8.5.1 Active Mode

After the supply voltage on the VM pin has crossed the undervoltage threshold  $V_{UVLO}$ , the INx pins are in a state other than IN1 = 0 & IN2 = 0, and  $t_{WAKE}$  has elapsed, the device enters active mode. In this mode, the H-bridge, charge pump, and internal logic are active and the device is ready to receive inputs.

## 8.5.2 Low-Power Sleep Mode

When the IN1 and IN2 pins are both low for time  $t_{SLEEP}$ , the DRV8231 device enters a low-power sleep mode. In sleep mode, the outputs remain High-Z and the device draws minimal current from the supply pin ( $l_{VMQ}$ ). If the device is powered up while all inputs are low, it immediately enters sleep mode. After any of the input pins are set high for longer than the duration of  $t_{WAKE}$ , the device becomes fully operational. Figure 8-6 shows an example timing diagram for entering and leaving sleep mode.



Figure 8-6. Sleep Mode Entry and Wakeup Timing Diagram

#### 8.5.3 Fault Mode

The DRV8231 device enters a fault mode when a fault is encountered. This is utilized to protect the device and the output load. The device behavior in the fault mode is described in Table 8-4 and depends on the fault condition. The device will leave the fault mode and re-enter the active mode when the recovery condition is met.

**Table 8-4. Fault Conditions Summary** 

| FAULT                  | CONDITION                           | H-BRIDGE | INTERNAL CIRCUITS | RECOVERY                                             |
|------------------------|-------------------------------------|----------|-------------------|------------------------------------------------------|
| VM undervoltage (UVLO) | $V_{M} < V_{UVLO,falling}$          | Disabled | Disabled          | $V_{M} > V_{UVLO,rising}$                            |
| Overcurrent (OCP)      | I <sub>OUT</sub> > I <sub>OCP</sub> | Disabled | Operating         | I <sub>OUT</sub> < I <sub>OCP</sub>                  |
| Thermal Shutdown (TSD) | T <sub>J</sub> > T <sub>TSD</sub>   | Disabled | Operating         | T <sub>J</sub> < T <sub>TSD</sub> – T <sub>HYS</sub> |

Submit Document Feedback



# 8.6 Pin Diagrams

# 8.6.1 Logic-Level Inputs



Figure 8-7. Logic-level input



## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The DRV8231 device is typically used to drive one brushed DC motor.

## 9.2 Typical Application

#### 9.2.1 Brush DC Motor



Figure 9-1. Typical Connections

#### 9.2.1.1 Design Requirements

The table below lists the design parameters.

Table 9-1. Design Parameters

| DESIGN PARAMETER               | REFERENCE           | EXAMPLE VALUE |
|--------------------------------|---------------------|---------------|
| Motor voltage                  | $V_{VM}$            | 12 V          |
| Average motor current          | I <sub>AVG</sub>    | 0.8 A         |
| Motor inrush (startup) current | I <sub>INRUSH</sub> | 2.1 A         |
| Motor stall current            | I <sub>STALL</sub>  | 2.1 A         |
| Motor current trip point       | I <sub>TRIP</sub>   | 1.9 A         |
| VREF voltage                   | VREF                | 4 V           |
| Sense resistance               | R <sub>SENSE</sub>  | 0.2 Ω         |
| PWM frequency                  | f <sub>PWM</sub>    | 20 kHz        |

## 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Motor Voltage

The motor voltage to use depends on the ratings of the motor selected and the desired RPM. A higher voltage spins a brushed DC motor faster with the same PWM duty cycle applied to the power FETs. A higher voltage also increases the rate of current change through the inductive motor windings.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



#### 9.2.1.2.2 Motor Current

Motors experience large currents at low speed, initial startup, and stalled rotor conditions. The large current at motor startup is sometimes called inrush current. The current regulation feature in the DRV8231 can help to limit these large currents. Figure 9-4 and Figure 9-5 show examples of limiting inrush current.

Alternatively, the microcontroller may limit the inrush current by ramping the PWM duty cycle during the startup time.

#### 9.2.1.2.3 Sense Resistor

For optimal performance, the sense resistor must have the following characteristics:

- Surface-mount
- · Low inductance
- · Rated for high enough power
- Placed closely to the motor driver

The power dissipated by the sense resistor equals  $(I_{AVG})^2 \times R$ . For example, if peak motor current is 3 A, average motor current is 1.5 A, and a 0.2- $\Omega$  sense resistor is used, the resistor dissipates 1.5 A<sup>2</sup> × 0.2  $\Omega$  = 0.45 W. The power quickly increases with higher current levels.

Resistors typically have a rated power within some ambient temperature range, along with a derated power curve for high ambient temperatures. When a PCB is shared with other components generating heat, the system designer should add margin. Measuring the actual sense resistor temperature in a final system is always best.

Because power resistors are larger and more expensive than standard resistors, using multiple standard resistors in parallel, between the sense node and ground, is common and distributes the current and heat dissipation.

## 9.2.1.3 Application Curves







Figure 9-3. Motor startup at 50% duty cycle

Copyright © 2022 Texas Instruments Incorporated





Figure 9-4. Motor startup at 100% duty cycle with current regulation

Figure 9-5. Motor startup at 50% duty cycle with current regulation

#### 9.2.2 Stall Detection

Some applications require stall detection to notify the microcontroller of a locked rotor condition. A stall could be caused by one of two things: unintended mechanical blockage or the load reaching an end-stop in a constrained travel path. By using current-sense amplifier (CSA) to amplify the voltage on the ISEN pin of the DRV8231, the system can implement a simple stall detection scheme. Figure 9-6 shows an example schematic implementation.



Figure 9-6. Stall Detection Circuit

The principle of this stall detection scheme relies on the fact that motor current increases during stall conditions as shown in Figure 9-7. To implement stall detection, the microcontroller reads the voltage from CSA using an analog-to-digital converter (ADC) and compares it to a stall threshold set in firmware. Alternatively, a comparator peripheral may be used to set this threshold as well.



Figure 9-7. Motor Current Profile with STALL Signal

## 9.2.2.1 Design Requirements

The table below lists the design parameters.

**Table 9-2. Design Parameters** 

| DESIGN PARAMETER           | REFERENCE             | EXAMPLE VALUE |
|----------------------------|-----------------------|---------------|
| Motor voltage              | V <sub>M</sub>        | 14.4 V        |
| VREF voltage               | VREF                  | 3.3 V         |
| ISEN resistance            | R <sub>SENSE</sub>    | 150 mΩ        |
| Stall current              | I <sub>STALL</sub>    | 1.5 A         |
| Stall detection threshold  | I <sub>STALL,TH</sub> | 1 A           |
| Inrush current ignore time | t <sub>INRUSH</sub>   | 80 ms         |
| Stall detection time       | t <sub>STALL</sub>    | 80 ms         |

## 9.2.2.2 Detailed Design Procedure

## 9.2.2.2.1 Stall Detection Timing

The microcontroller needs to decide whether or not the  $V_{SENSE,CSA}$  signal indicates a motor stall. Large inrush current occurs during motor start up because motor speed is low. As the motor accelerates, the motor current drops to an average level because the back electromotive force (EMF) in the motor increases with speed. The inrush current should not be mistaken for a stall condition. One way to do this is for the microcontroller to ignore the  $V_{SENSE,CSA}$  signal above the firmware stall threshold for the duration of the inrush current,  $t_{INRUSH}$ , at startup. The  $t_{INRUSH}$  timing should be determined experimentally because it depends on motor parameters, supply voltage, and mechanical load response times.



When a stall condition occurs, the motor current will increase from the average running current level because the back EMF is now 0 V. In some cases, it may be desirable to drive at the stall curent for some time in case the motor can clear the blockage on its own. This might be useful for an unintended stall or high-torque condition on the motor. In this case, the system designer can choose a long stall detection time,  $t_{STALL}$ , before the microcontroller decides to take action. In other cases, like end-stop detection, a faster response might be desired to reduce power or minimize strong motor torque on the gears or end-stop. This corresponds to setting a shorter  $t_{STALL}$  time in the microcontroller.

Figure 9-7 illustrates the  $t_{\mbox{\footnotesize INRUSH}}$  and  $t_{\mbox{\footnotesize STALL}}$  timings and how they relate to the motor current waveform.

#### 9.2.2.2.2 Stall Threshold Selection

The stall detection threshold in firmware should be chosen at a current level between the maximum stall current and the average running current of the motor as shown in Figure 9-7.

## 9.2.2.3 Application Curves



Ch 3 (Blue) = Stall Detection Indication

Ch 4 (Green) = Motor Current

Figure 9-8. Example Waveform of Stall Detection

#### 9.2.3 Relay Driving

The PWM interface may also be used to drive single- and dual-coil latching relays, as shown in the figures below.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated





Figure 9-9. Single-Coil Relay Driving



Figure 9-10. Dual-Coil Relay Driving

#### 9.2.3.1 Design Requirements

Table 9-3 provides example requirements for a single- or dual-coil relay application. Current regulation may also be configured to ensure the relay current is within the relay specification. This is important if the VM supply voltage is higher than the voltage rating of the relay.

| DESIGN PARAMETER               | REFERENCE                             | EXAMPLE VALUE           |  |
|--------------------------------|---------------------------------------|-------------------------|--|
| Motor supply voltage           | V <sub>M</sub>                        | 12 V                    |  |
| Microcontroller supply voltage | V <sub>CC</sub>                       | 3.3 V                   |  |
| Single coil relay current      | I <sub>Relay</sub>                    | 500 mA pulse for 200 ms |  |
| Dual coil relay current        | I <sub>OUT1</sub> , I <sub>OUT2</sub> | 100 mA pulse for 200 ms |  |

Table 9-3. System design requirements

## 9.2.3.2 Detailed Design Procedure

## 9.2.3.2.1 Control Interface for Single-Coil Relays

The PWM interface can be used to drive single-coil relays. To actuate the relay, the driver needs to drive current with either the forward or reverse states in the PWM table. After driving the relay, the outputs can be disabled (IN1=IN2=0) to put the driver to sleep and save energy. Alternatively, the outputs can be put into brake mode briefly after actuation to avoid back EMF effects from the relay or causing current to flow back from the relay into the VM supply node.

#### 9.2.3.2.2 Control Interface for Dual-Coil Relays

A dual coil relay only require two low-side drivers if the center tap is connected to VM. The body diodes of the unused FETs act as freewheeling diodes, so additional freewheeling diodes are not needed when driving a dual-coil relay with the DRV8231. The PWM interface can be used to control the dual-coil relay. The following figures show the schematic and timing diagram for driving dual-coil relays.





Figure 9-11. Schematic of dual-coil relay driven by the OUTx H-bridge

Figure 9-12. Timing diagram for driving a dual-coil relay with PWM interface

Table 9-4 shows the logic table for the PWM interface. The descriptions in this table reflect how the input and output states drive the dual coil relay. When Coil1 is driven (OUT1 voltage is at GND), The voltage at OUT2 will go to VM. Because the center tap of the relay is also at VM, no current flows through Coil2. The same is true when Coil2 is driven; Coil1 shorts to VM. The body diodes of the high-side FETs act as freewheeling diodes, so extra external diodes are not needed. Figure 9-15 shows oscilloscope traces for this application.

Table 9-4. PWM control table for dual-coil relay driving

| IN1 | IN2 | OUT1 | OUT2 | DESCRIPTION                                                          |
|-----|-----|------|------|----------------------------------------------------------------------|
| 0   | 0   | Hi-Z | Hi-Z | Outputs disabled (H-Bridge Hi-Z)                                     |
| 0   | 1   | L    | Н    | Drive Coil1                                                          |
| 1   | 0   | Н    | L    | Drive Coil2                                                          |
| 1   | 1   | L    | L    | Drive Coil1 and Coil2 (invalid state for a dual-coil latching relay) |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



## 9.2.3.3 Application Curves



Figure 9-13. PWM driving for a single-coil latching relay with driving profile FORWARD  $\rightarrow$  COAST  $\rightarrow$  REVERSE  $\rightarrow$  COAST

Figure 9-14. PWM driving for a single-coil latching relay with driving profile FORWARD  $\rightarrow$  BRAKE  $\rightarrow$  REVERSE  $\rightarrow$  BRAKE



Figure 9-15. PWM driving for dual-coil relay

#### 9.2.4 Multi-Sourcing with Standard Motor Driver Pinout

The DRV8870, DRV8251, and DRV8231 devices come in an industry standard package footprint in the DDA package. When the system needs current sensing, a current-sense amplifier may be used across the R<sub>SENSE</sub> resistor to provide an amplifed signal back to an microcontroller ADC as shown in Figure 9-16. To reduce the size of the system bill of materials and cost, the IPROPI function in DRV8231A/51A can replace the current sense amplifer. During the board design process, both solutions, IPROPI and industry standard shunt devices, can be accommodated in the same board layout by placing and not placing (DNP) components as shown in Figure 9-17. This allows the system to be flexible for lowest cost with the DRV8231A/51A or for use with second-source devices with the same pinout as DRV8870, DRV8231, and DRV8251.





Figure 9-16. Standard Pinout with Current Sense Amplifier



Figure 9-17. DRV8231A/51A Device Using IPROPI to Integrate The Current Sense Function into The Motor Driver

#### 9.3 Current Capability and Thermal Performance

The output current and power dissipation capabilities of the driver depends heavily on the PCB design and external system conditions. This section provides some guidelines for calculating these values.

## 9.3.1 Power Dissipation and Output Current Capability

Total power dissipation for the device consists of three main components: quiescent supply current dissipation  $(P_{VM})$ , the power MOSFET switching losses  $(P_{SW})$ , and the power MOSFET  $R_{DS(on)}$  (conduction) losses  $(P_{RDS})$ . While other factors may contribute additional power losses, they are typically insignificant compared to the three main items.

$$P_{TOT} = P_{VM} + P_{SW} + P_{RDS}$$

 $P_{VM}$  can be calculated from the nominal motor supply voltage  $(V_{VM})$  and the  $I_{VM}$  active mode current specification.

$$P_{VM} = V_{VM} \times I_{VM} \tag{2}$$

$$P_{VM} = 96 \text{ mW} = 24 \text{ V} \times 4 \text{ mA}$$
 (3)

 $P_{SW}$  can be calculated from the nominal motor supply voltage ( $V_{VM}$ ), average output current ( $I_{AVG}$ ), switching frequency ( $I_{PWM}$ ) and the device output rise ( $I_{RISE}$ ) and fall ( $I_{FALL}$ ) time specifications.

$$P_{SW} = P_{SW RISE} + P_{SW FALL}$$
 (4)

$$P_{SW RISE} = 0.5 \times V_{M} \times I_{AVG} \times t_{RISE} \times f_{PWM}$$
 (5)

$$P_{SW FALL} = 0.5 \times V_{M} \times I_{AVG} \times t_{FALL} \times f_{PWM}$$
 (6)

$$P_{SW RISE} = 26.4 \text{ mW} = 0.5 \times 24 \text{ V} \times 0.5 \text{ A} \times 220 \text{ ns} \times 20 \text{ kHz}$$
 (7)



$$P_{SW FALL} = 26.4 \text{ mW} = 0.5 \text{ x } 24 \text{ V x } 0.5 \text{ A x } 220 \text{ ns x } 20 \text{ kHz}$$
 (8)

$$P_{SW} = 53 \text{ mW} = 26.4 \text{ mW} + 26.4 \text{ mW}$$
 (9)

P<sub>RDS</sub> can be calculated from the device R<sub>DS(on)</sub> and average output current (I<sub>AVG</sub>).

$$P_{RDS} = I_{AVG}^{2} x \left( R_{DS(ON)\_HS} + R_{DS(ON)\_LS} \right)$$
(10)

 $R_{DS(ON)}$  has a strong correlation with the device temperature. Assuming a device junction temperature of 85 °C,  $R_{DS(on)}$  could increase ~1.5x based on the normalized temperature data. The calculation below shows this derating factor. Alternatively, Section 7.6 shows curves that plot how  $R_{DS(on)}$  changes with temperature.

$$P_{RDS} = 225 \text{ mW} = (0.5 \text{ A})^2 \text{ x} (300 \text{ m}\Omega \text{ x} 1.5 + 300 \text{ m}\Omega \text{ x} 1.5)$$
 (11)

Based on the example calculations above, the expressions below calculate the total expected power dissipation for the device.

$$P_{TOT} = P_{VM} + P_{SW} + P_{RDS}$$
  
 $P_{TOT} = 374 \text{ mW} = 96 \text{ mW} + 53 \text{ mW} + 225 \text{ mW}$  (12)

The driver's junction temperature can be estimated using  $P_{TOT}$ , device ambient temperature  $(T_A)$ , and package thermal resistance  $(R_{\theta JA})$ . The value for  $R_{\theta JA}$  depends heavily on the PCB design and copper heat sinking around the device. Section 9.3.2 describes this dependence in greater detail.

$$T_{J} = (P_{TOT} \times R_{\theta JA}) + T_{A} \tag{13}$$

$$T_J = 100 \text{ °C} = (0.374 \text{ W} \times 40.4 \text{ °C/W}) + 85 \text{ °C}$$
 (14)

The device junction temperature should remain below its absolute maximum rating for all system operating conditions. The calculations in this section provide reasonable estimates for junction temperature. However, other methods based on temperature measurements taken during system operation are more realistic and reliable. Additional information on motor driver current ratings and power dissipation can be found in Section 9.3.2 and Section 12.1.1.

#### 9.3.2 Thermal Performance

The datasheet-specified junction-to-ambient thermal resistance,  $R_{\theta JA}$ , is primarily useful for comparing various drivers or approximating thermal performance. However, the actual system performance may be better or worse than this value depending on PCB stackup, routing, number of vias, and copper area around the thermal pad. The length of time the driver drives a particular current will also impact power dissipation and thermal performance. This section considers how to design for steady-state and transient thermal conditions.

The data in this section was simulated using the following criteria.

## **HSOP (DDA package)**

Table 9-5. Simulation PCB Stackup Summary for HSOP package

| Layer                          | 2-layer                                                                                                                                                                                                                                                                               | 4-layer                                                                                                                                  |  |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| Top Layer                      | HSOP footprint with 1- or 2-oz copper thickness. See Table 9-6 for copper area varied in simulation. Thermally connected with vias (2 vias, 1.2-mm spacing, 0.3-mm diameter, 0.025-mm copper plating) from HSOP thermal pad to bottom layer and internal ground plane (4-layer only). |                                                                                                                                          |  |
| Layer 2, internal ground plane | N/A                                                                                                                                                                                                                                                                                   | 1-oz copper thickness, 74.2 mm x 74.2 mm copper area, thermally connected to HSOP thermal pad through vias.                              |  |
| Layer 3, internal supply plane | N/A                                                                                                                                                                                                                                                                                   | 1-oz copper thickness, 74.2 mm x 74.2 mm copper area, not connected to other layers.                                                     |  |
| Bottom Layer                   | Ground plane with 1- or 2-oz copper thickness. See Table 9-6 for copper area varied in simulation. Thermally connected to HSOP thermal pad through vias.                                                                                                                              | 1- or 2-oz copper thickness. Copper area fixed at 4.90 mm × 6.00 mm in simulation. Thermally connected to HSOP thermal pad through vias. |  |

Copyright © 2022 Texas Instruments Incorporated



Figure 9-18 shows an example of the simulated board for the HSOP package. Table 9-6 shows the dimensions of the board that were varied for each simulation.



Figure 9-18. HSOP PCB model top layer

Table 9-6. Dimension A for 8-pin HSOP (DDA) package

| Cu area (cm²) | Dimension A (mm)               |
|---------------|--------------------------------|
| 0.069         | Package thermal pad dimensions |
| 2             | 16.40                          |
| 4             | 22.32                          |
| 8             | 30.64                          |
| 16            | 42.38                          |

## WSON (DSG package)

Table 9-7. Simulation PCB Stackup Summary for WSON package

| iable of it dimaration is the diameter patients |                                                                                                                                                                                                                                                                                       |                                                                                                                                          |  |  |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Layer                                           | 2-layer                                                                                                                                                                                                                                                                               | 4-layer                                                                                                                                  |  |  |
| Top Layer                                       | WSON footprint with 1- or 2-oz copper thickness. See Table 9-8 for copper area varied in simulation. Thermally connected with vias (2 vias, 1.2-mm spacing, 0.3-mm diameter, 0.025-mm copper plating) from WSON thermal pad to bottom layer and internal ground plane (4-layer only). |                                                                                                                                          |  |  |
| Layer 2, internal ground plane                  | N/A                                                                                                                                                                                                                                                                                   | 1-oz copper thickness, 74.2 mm x 74.2 mm copper area, thermally connected to HSOP thermal pad through vias.                              |  |  |
| Layer 3, internal supply plane                  | N/A                                                                                                                                                                                                                                                                                   | 1-oz copper thickness, 74.2 mm x 74.2 mm copper area, not connected to other layers.                                                     |  |  |
| Bottom Layer                                    | Ground plane with 1- or 2-oz copper thickness. See Table 9-8 for copper area varied in simulation. Thermally connected to WSON thermal pad through vias.                                                                                                                              | 1- or 2-oz copper thickness. Copper area fixed at 2.00 mm × 2.00 mm in simulation. Thermally connected to WSON thermal pad through vias. |  |  |

Figure 9-19 shows an example of the simulated board for the WSON package. Table 9-8 shows the dimensions of the board that were varied for each simulation.

Product Folder Links: DRV8231

26





Figure 9-19. WSON PCB model top layer

Table 9-8. Dimension A for 8-pin WSON package

| Cu area (mm²) | Dimension A (mm)               |
|---------------|--------------------------------|
| 0.015         | Package thermal pad dimensions |
| 2             | 15.11                          |
| 4             | 20.98                          |
| 8             | 29.27                          |
| 16            | 40.99                          |

## 9.3.2.1 Steady-State Thermal Performance

"Steady-state" conditions assume that the motor driver operates with a constant average current over a long period of time. The figures in this section show how  $R_{\theta JA}$  and  $\Psi_{JB}$  (junction-to-board characterization parameter) change depending on copper area, copper thickness, and number of layers of the PCB. More copper area, more layers, and thicker copper planes decrease  $R_{\theta JA}$  and  $\Psi_{JB}$ , which indicate better thermal performance from the PCB layout.



Figure 9-20. HSOP, PCB junction-to-ambient thermal resistance vs copper area



Figure 9-21. HSOP, junction-to-board characterization parameter vs copper area



80 4 layer, 2 oz 75 4 layer, 1 oz 70 2 layer, 2 oz 65 2 layer, 1 oz 60 55 Ψ<sub>JB</sub> (°C/W) 50 45 40 35 30 25 20 15 6 10 0 8 16 Top layer copper area (cm<sup>2</sup>)

Figure 9-22. WSON, PCB junction-to-ambient thermal resistance vs copper area

Figure 9-23. WSON, junction-to-board characterization parameter vs copper area

#### 9.3.2.2 Transient Thermal Performance

The motor driver may experience different transient driving conditions that cause large currents to flow for a short duration of time. These may include

- Motor start-up when the rotor is initially stationary.
- Fault conditions when there is a supply or ground short to one of the motor outputs, and the overcurrent protection triggers.
- Briefly energizing a motor or solenoid for a limited time, then de-energizing.

For these transient cases, the duration of drive time is another factor that impacts thermal performance in addition to copper area and thickness. In transient cases, the thermal impedance parameter  $Z_{\theta JA}$  denotes the junction-to-ambient thermal performance. The figures in this section show the simulated thermal impedances for 1-oz and 2-oz copper layouts for the HSOP and WSON packages. These graphs indicate better thermal performance with short current pulses. For short periods of drive time, the device die size and package dominates the thermal performance. For longer drive pulses, board layout has a more significant impact on thermal performance. Both graphs show the curves for thermal impedance split due to number of layers and copper area as the duration of the drive pulse duration increases. Long pulses can be considered steady-state performance.



Figure 9-24. HSOP package junction-to-ambient thermal impedance for 1-oz copper layouts





Figure 9-25. HSOP package junction-to-ambient thermal impedance for 2-oz copper layouts



Figure 9-26. WSON package junction-to-ambient thermal impedance for 1-oz copper layouts



Figure 9-27. WSON package junction-to-ambient thermal impedance for 2-oz copper layouts



# 10 Power Supply Recommendations

# 10.1 Bulk Capacitance

Having appropriate local bulk capacitance is an important factor in motor drive system design. Having more bulk capacitance is generally beneficial, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- · The highest current required by the motor system
- The capacitance of the power supply and ability to source current
- The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed DC, brushless DC, stepper)
- · The motor braking method

The inductance between the power supply and motor drive system limits how the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



Figure 10-1. Example Setup of Motor Drive System With External Power Supply

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



## 11 Layout

## 11.1 Layout Guidelines

Since the DRV8231 integrates power MOSFETs capable of driving high current, careful attention should be paid to the layout design and external component placement. Some design and layout guidelines are provided below.

- Low ESR ceramic capacitors should be utilized for the VM to GND bypass capacitor. X5R and X7R types are recommended.
- The VM power supply capacitors should be placed as close to the device as possible to minimize the loop inductance.
- The VM power supply bulk capacitor can be of ceramic or electrolytic type, but should also be placed as
  close as possible to the device to minimize the loop inductance.
- VM, OUT1, OUT2, and PGND carry the high current from the power supply to the outputs and back to ground. Thick metal routing should be utilized for these traces as is feasible.
- The device thermal pad should be attached to the PCB top layer ground plane and internal ground plane (when available) through thermal vias to maximize the PCB heat sinking.
- A recommended land pattern for the thermal vias is provided in the package drawing section.
- The copper plane area attached to the thermal pad should be maximized to ensure optimal heat sinking.

## 11.2 Layout Example



Figure 11-1. Layout Recommendation for DSG package





Figure 11-2. Layout Recommendation



# 12 Device and Documentation Support

## 12.1 Documentation Support

## 12.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Calculating Motor Driver Power Dissipation application report
- Texas Instruments, Current Recirculation and Decay Modes application report
- Texas Instruments, *PowerPAD™ Made Easy* application report
- Texas Instruments, PowerPAD™ Thermally Enhanced Package application report
- · Texas Instruments, Understanding Motor Driver Current Ratings application report

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Community Resources

#### 12.4 Trademarks

PowerPAD™ are trademarks of Texas Instruments.
All trademarks are the property of their respective owners.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 5-Jul-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DRV8231DDAR      | ACTIVE | SO PowerPAD  | DDA                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 150   | DRV8231                 | Samples |
| DRV8231DSGR      | ACTIVE | WSON         | DSG                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 31                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 5-Jul-2022



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4202561/G





PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



PLASTIC SMALL OUTLINE



## NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated